完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Shirota, R. | en_US |
dc.contributor.author | Yang, B-J. | en_US |
dc.contributor.author | Chiu, Y-Y. | en_US |
dc.contributor.author | Wu, Y-T. | en_US |
dc.contributor.author | Wang, P-Y. | en_US |
dc.contributor.author | Chang, J-H. | en_US |
dc.contributor.author | Yano, M. | en_US |
dc.contributor.author | Aoki, M. | en_US |
dc.contributor.author | Takeshita, T. | en_US |
dc.contributor.author | Wang, C-Y. | en_US |
dc.contributor.author | Kurachi, I. | en_US |
dc.date.accessioned | 2017-04-21T06:49:01Z | - |
dc.date.available | 2017-04-21T06:49:01Z | - |
dc.date.issued | 2015 | en_US |
dc.identifier.isbn | 978-1-4673-7362-3 | en_US |
dc.identifier.issn | 1541-7026 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/134601 | - |
dc.description.abstract | It has been newly found that shorter intervals between program and erase operations can suppress the oxide degradation more significantly in a 0.05 to 5 sec timeframe. Our new analysis clearly demonstrates the following degradation phenomena: a longer interval yields more trapped charges near the Si surface and surface states. Our results also indicate that the oxide degradation occurs more significantly during the erase-to-program interval than in the program-to-erase interval. These findings suggest that the erasing step causes a self-induced positive FG potential yields an accumulation of trapped holes near the Si surface and also generates surface states during the interval from erase-to-program. In addition, regarding retention characteristics, larger Vt shifts caused by the reduction of surface states and electron detrapping of oxide charges are observed in the longer interval. Based on these results, a new NAND operation scheme is proposed to improve reliability in shorter intervals. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | component | en_US |
dc.subject | NAND Flash | en_US |
dc.subject | reliability | en_US |
dc.subject | FN-tunneling | en_US |
dc.subject | endurance | en_US |
dc.subject | retention | en_US |
dc.title | Improvement of Oxide Reliability in NAND Flash Memories Using Tight Endurance Cycling with Shorter Idling Period | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2015 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS) | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000371888900147 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |