完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYeh, Chih-Tingen_US
dc.contributor.authorLiang, Yung-Chihen_US
dc.contributor.authorKer, Ming-Douen_US
dc.date.accessioned2017-04-21T06:50:01Z-
dc.date.available2017-04-21T06:50:01Z-
dc.date.issued2011en_US
dc.identifier.isbn978-1-4244-9474-3en_US
dc.identifier.issn0271-4302en_US
dc.identifier.urihttp://hdl.handle.net/11536/134819-
dc.description.abstractIn this work, a new design of the ESD-transient detection circuit with the n-channel metal-oxide-semiconductor (nMOS) transistor drawn in the layout style of big field-effect transistor (BigFET) has been proposed and verified in a 65nm 1.2V CMOS process. As compared to the traditional RC-based ESD-transient detection circuit, the layout area of the new ESD-transient detection circuit can be greatly reduced by more than 54%. From the experimental results, the new proposed ESD-transient detection circuit with adjustable holding voltage can achieve long turn-on duration under the ESD stress condition, as well as better immunity against mis-trigger or transient-induced latch-on event under the fast power-on and transient noise conditions.en_US
dc.language.isoen_USen_US
dc.titleDesign of Power-Rail ESD Clamp Circuit with Adjustable Holding Voltage against Mis-trigger or Transient-Induced Latch-On Eventsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS)en_US
dc.citation.spage1403en_US
dc.citation.epage1406en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000297265301155en_US
dc.citation.woscount2en_US
顯示於類別:會議論文