完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLuo, Tseng-Chinen_US
dc.contributor.authorLeong, Ericen_US
dc.contributor.authorChao, Mango C-Ten_US
dc.contributor.authorFisher, Philip A.en_US
dc.contributor.authorChang, Wen-Hsiangen_US
dc.date.accessioned2017-04-21T06:50:01Z-
dc.date.available2017-04-21T06:50:01Z-
dc.date.issued2010en_US
dc.identifier.isbn978-1-4244-7205-5en_US
dc.identifier.issn1089-3539en_US
dc.identifier.urihttp://hdl.handle.net/11536/134880-
dc.description.abstractLayout versus Schematic (LVS) is a commonly used technique employed at the design stage to insure the correctness of physical layout. However, as process technologies continually advance, increasingly complex boolean operations are required to produce the desired on-mask patterns, which are frequently optimized to enhance transistor performance and process margin. Design layout which has been verified by LVS may undergo substantial layout changes when subjected to the mask generation booleans, with potential implications for performance and margin estimation, particularly given the aggressive use of stressors in modern CMOS technologies. Errors in mask generation booleans, which are very difficult to detect by present primitive inspection methods, can easily result in functional failure although the initial LVS predicted success. Therefore, LVS performed at the design stage is no longer an iron-clad guarantee of chip functionality in advanced process technologies. In this paper, we introduce Mask-versus-Schematic (MVS) verification, a novel design verification flow which directly compares the schematic netlist with a netlist extracted after application of all mask generation booleans, in order to insure the correctness of the final mask data just before tapeout. Furthermore, the introduced methodology can be performed using currently available physical verification EDA tools. The experimental results presented here, using examples from some of the industry\'s most advanced process technology nodes, demonstrate the effectiveness and efficiency of this methodology in detecting errors resulting from mask generation boolean operations.en_US
dc.language.isoen_USen_US
dc.titleMask versus Schematic - An Enhanced Design-Verification Flow for First Silicon Successen_US
dc.typeProceedings Paperen_US
dc.identifier.journalINTERNATIONAL TEST CONFERENCE 2010en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000287978200040en_US
dc.citation.woscount0en_US
顯示於類別:會議論文