完整後設資料紀錄
DC 欄位語言
dc.contributor.authorShih, Ying-Anen_US
dc.contributor.authorTsai, Tu-Hsiungen_US
dc.contributor.authorChen, Hung-Mingen_US
dc.date.accessioned2017-04-21T06:50:00Z-
dc.date.available2017-04-21T06:50:00Z-
dc.date.issued2010en_US
dc.identifier.isbn978-1-4244-6890-4en_US
dc.identifier.issn2159-3442en_US
dc.identifier.urihttp://hdl.handle.net/11536/134896-
dc.description.abstractWirelength reduction is always a concern in almost every methodology in physical design optimization. A recent study shows that solving cell flipping optimally can further reduce wirelength without affecting the original placement solution. In practical observation, there are still a lot of placed standard 2-pin logic cells which can be further mirrored to decrease the total routing length. In this work, we provide a path-based optimization methodology that can be applied before detailed routing, and this will help the router to improve the final routing length. This method can also be easily applied in the ECO stage to prevent the wire crossing effects, without impacting the local routability. A number of real industry tape-out cases are experimented to illustrate the effectiveness of the proposed methodology and to get shorter wirelength.en_US
dc.language.isoen_USen_US
dc.titlePath-Based Cell Flipping Optimization for Wirelength Reduction and Routabilityen_US
dc.typeProceedings Paperen_US
dc.identifier.journalTENCON 2010: 2010 IEEE REGION 10 CONFERENCEen_US
dc.citation.spage1535en_US
dc.citation.epage1539en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000287978600258en_US
dc.citation.woscount0en_US
顯示於類別:會議論文