Full metadata record
| DC Field | Value | Language |
|---|---|---|
| dc.contributor.author | Shiu, Yu-Da | en_US |
| dc.contributor.author | Huang, Bo-Shih | en_US |
| dc.contributor.author | Ker, Ming-Dou | en_US |
| dc.date.accessioned | 2017-04-21T06:49:12Z | - |
| dc.date.available | 2017-04-21T06:49:12Z | - |
| dc.date.issued | 2007 | en_US |
| dc.identifier.isbn | 978-1-4244-1377-5 | en_US |
| dc.identifier.uri | http://dx.doi.org/10.1109/ICECS.2007.4511118 | en_US |
| dc.identifier.uri | http://hdl.handle.net/11536/135109 | - |
| dc.description.abstract | A power amplifier (PA) with combination of ESD protection circuit and matching network into single block was proposed and implemented in a 0.18-mu m CMOS process. By comprising ESD protection function into the matching network, this design omits individual I/O ESD clamps to alleviate loading that degrades RF performances. According to the experimental results, the ESD protection circuit with LC configuration contributes a 3.0-kV human body model (HBM) ESD robustness without significant degradation on RF performances of the PA for 2.4-GHz RF applications. | en_US |
| dc.language.iso | en_US | en_US |
| dc.title | CMOS power amplifier with ESD protection design merged in matching network | en_US |
| dc.type | Proceedings Paper | en_US |
| dc.identifier.doi | 10.1109/ICECS.2007.4511118 | en_US |
| dc.identifier.journal | 2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4 | en_US |
| dc.citation.spage | 825 | en_US |
| dc.citation.epage | + | en_US |
| dc.contributor.department | 交大名義發表 | zh_TW |
| dc.contributor.department | National Chiao Tung University | en_US |
| dc.identifier.wosnumber | WOS:000255014801027 | en_US |
| dc.citation.woscount | 3 | en_US |
| Appears in Collections: | Conferences Paper | |

