Full metadata record
DC FieldValueLanguage
dc.contributor.authorShiu, Yu-Daen_US
dc.contributor.authorHuang, Bo-Shihen_US
dc.contributor.authorKer, Ming-Douen_US
dc.date.accessioned2017-04-21T06:49:12Z-
dc.date.available2017-04-21T06:49:12Z-
dc.date.issued2007en_US
dc.identifier.isbn978-1-4244-1377-5en_US
dc.identifier.urihttp://dx.doi.org/10.1109/ICECS.2007.4511118en_US
dc.identifier.urihttp://hdl.handle.net/11536/135109-
dc.description.abstractA power amplifier (PA) with combination of ESD protection circuit and matching network into single block was proposed and implemented in a 0.18-mu m CMOS process. By comprising ESD protection function into the matching network, this design omits individual I/O ESD clamps to alleviate loading that degrades RF performances. According to the experimental results, the ESD protection circuit with LC configuration contributes a 3.0-kV human body model (HBM) ESD robustness without significant degradation on RF performances of the PA for 2.4-GHz RF applications.en_US
dc.language.isoen_USen_US
dc.titleCMOS power amplifier with ESD protection design merged in matching networken_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1109/ICECS.2007.4511118en_US
dc.identifier.journal2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4en_US
dc.citation.spage825en_US
dc.citation.epage+en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.identifier.wosnumberWOS:000255014801027en_US
dc.citation.woscount3en_US
Appears in Collections:Conferences Paper