完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hsu, Heng-Tung | en_US |
dc.contributor.author | Chang, Chia-Yuan | en_US |
dc.contributor.author | Hsu, Heng-Shou | en_US |
dc.contributor.author | Chang, Edward Yi | en_US |
dc.date.accessioned | 2017-04-21T06:49:11Z | - |
dc.date.available | 2017-04-21T06:49:11Z | - |
dc.date.issued | 2007 | en_US |
dc.identifier.isbn | 978-1-4244-0748-4 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/135116 | - |
dc.description.abstract | Tremendous progress has been made recently in the research of novel nanotechnology for future nano-electronic applications. Among all the possible technologies, III-V FETs particularly the heterostructure High Electron Mobility Transistors (HEMT) have demonstrated promising results to be the future device technology for high-speed logic applications. Precise evaluation of the delay performance for HEMT requires highly accurate intrinsic device models extracted from available measurements. In this paper, a rigorous device modelling technique based on 3-D full wave electromagnetic analysis of the device structure is presented. This technique is efficient and accurate, and the determined equivalent circuit model fits the measured S-parameter very well within the frequency range of interest. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Accurate Performance Evaluation of HEMT Devices for High-Speed Logic Applications through Rigorous Device Modelling Technique | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2007 ASIA PACIFIC MICROWAVE CONFERENCE, VOLS 1-5 | en_US |
dc.citation.spage | 408 | en_US |
dc.citation.epage | + | en_US |
dc.contributor.department | 材料科學與工程學系 | zh_TW |
dc.contributor.department | Department of Materials Science and Engineering | en_US |
dc.identifier.wosnumber | WOS:000261353300105 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |