完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChou, Maohsuanen_US
dc.contributor.authorHsu, Jenchienen_US
dc.contributor.authorSu, Chauchinen_US
dc.date.accessioned2017-04-21T06:48:42Z-
dc.date.available2017-04-21T06:48:42Z-
dc.date.issued2006en_US
dc.identifier.isbn978-0-7695-2628-7en_US
dc.identifier.issn1081-7735en_US
dc.identifier.urihttp://hdl.handle.net/11536/135239-
dc.description.abstractIn this paper, a built-in-self-test methodology for spread-spectrum clock generators is presented. It utilizes a multi-phase phase detector to detect the linearity of the frequency variation and the short-term jitter. The methodology is analyzed and simulated. As an all digital design, the hardware overhead is very small.en_US
dc.language.isoen_USen_US
dc.titleA digital BIST methodology for spread spectrum clock generators0en_US
dc.typeProceedings Paperen_US
dc.identifier.journalPROCEEDINGS OF THE 15TH ASIAN TEST SYMPOSIUMen_US
dc.citation.spage251en_US
dc.citation.epage+en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000245209300044en_US
dc.citation.woscount2en_US
顯示於類別:會議論文