完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Wang, Hunta H. -W. | en_US |
dc.contributor.author | Lin, Louis Y. -Z. | en_US |
dc.contributor.author | Huang, Ryan H-M. | en_US |
dc.contributor.author | Wen, Charles H-P. | en_US |
dc.date.accessioned | 2017-04-21T06:50:10Z | - |
dc.date.available | 2017-04-21T06:50:10Z | - |
dc.date.issued | 2014 | en_US |
dc.identifier.isbn | 978-1-4799-5618-0 | en_US |
dc.identifier.issn | 0190-3918 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/ICPP.2014.28 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/135294 | - |
dc.description.abstract | General-purpose computing on graphics processing unit (GPGPU) enables the possibility of parallel computing for Static Timing Analysis (STA) of VLSI designs. However, memory access and synchronization between massively many cores become challenges to parallelizing STA. In this work, we developed a fast CUDA-Accelerated STA engine (named CASTA) that incorporates four novel techniques including Table-Index Remapping (TIR), Texture-Accelerated Rendering (TAR), Cell Levelization & Type Sorting (CLTS) and Timing-Table Restructuring (TTR) to enable high parallelism. Cell Levelization & Type Sorting (CLTS) levelizes cells and sort their types in order to efficiently access the same timing library. Timing-Table Restructuring (TTR) modifies the data structure for timing signals of cells to increase memory throughput. Table-Index Remapping (TIR) re-maps the axes of timing tables to retrieve data more efficiently while Texture-Accelerated Rendering (TAR) expands look-up tables (LUTs) to avoid extrapolation and stores LUTs in the texture for speed. As a result, our experimental result indicates that CASTA successfully enables high parallelism and outperforms a commercial tool by a three-order speedup on average over several benchmark circuits. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | CUDA | en_US |
dc.subject | GPU | en_US |
dc.subject | STA | en_US |
dc.subject | Parallel Computing | en_US |
dc.title | CASTA: CUDA-Accelerated Static Timing Analysis for VLSI Designs | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.doi | 10.1109/ICPP.2014.28 | en_US |
dc.identifier.journal | 2014 43RD INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING (ICPP) | en_US |
dc.citation.spage | 192 | en_US |
dc.citation.epage | 200 | en_US |
dc.contributor.department | 資訊工程學系 | zh_TW |
dc.contributor.department | Department of Computer Science | en_US |
dc.identifier.wosnumber | WOS:000393410400020 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |