標題: 120V/ns Output Slew Rate Enhancement Technique and High Voltage Clamping Circuit in High Integrated Gate Driver for Power GaN FETs
作者: Yang, Hsiang-An
Chiu, Chao-Chang
Lai, Shin-Chi
Chen, Jui-Lung
Chang, Chih-Wei
Meng, Che-Hao
Chen, Ke-Horng
Wey, Chin-Long
Lin, Ying-Hsi
Lee, Chao-Cheng
Lin, Jian-Ru
Tsai, Tsung-Yen
Luo, Hsin-Yu
交大名義發表
National Chiao Tung University
關鍵字: slew rate enhancement (SRE) technique;high voltage clamping circuit;bootstrap operation
公開日期: 2015
摘要: High power density is a key point that power converters endeavor to pursue. However, it is rare that gate driver of power converter can switch under high supply voltage with a fast operation frequency. In this paper, a half-bridge driver with the slew rate enhancement (SRE) technique is proposed and its switching frequency can be increased to 25MHz under a 700V supply voltage. Besides, the proposed high voltage clamping circuit ensures all circuits operating in a safe region without any overvoltage problems in the bootstrap operation. With specifically developed high voltage high speed (HVHS) process, high-side and low-side circuits can be well shielded by the isolation well which is embedded in the level shifter device to minimize chip size.
URI: http://hdl.handle.net/11536/135657
ISBN: 978-1-4673-7472-9
ISSN: 1930-8833
期刊: ESSCIRC CONFERENCE 2015 - 41ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE (ESSCIRC)
起始頁: 291
結束頁: 294
顯示於類別:會議論文