Full metadata record
DC FieldValueLanguage
dc.contributor.authorHu, Yu-Chenen_US
dc.contributor.authorLin, Chun-Pinen_US
dc.contributor.authorHsieh, Yu-Shengen_US
dc.contributor.authorChang, Nien-Shyangen_US
dc.contributor.authorGallegos, Anthony J.en_US
dc.contributor.authorSouza, Terryen_US
dc.contributor.authorChen, Wei-Chiaen_US
dc.contributor.authorSheu, Ming-Hwaen_US
dc.contributor.authorChang, Chien-Chien_US
dc.contributor.authorChen, Chi-Shien_US
dc.contributor.authorChen, Kuan-Nengen_US
dc.date.accessioned2017-04-21T06:49:12Z-
dc.date.available2017-04-21T06:49:12Z-
dc.date.issued2015en_US
dc.identifier.issn0569-5503en_US
dc.identifier.urihttp://hdl.handle.net/11536/135796-
dc.description.abstractIn this paper, a simple process for high yield CMOS-compatible and heterogeneous integrated chip-to-chip structure without TSV is demonstrated. This scheme provides two chips consisted of the shortest interconnect path by Cu/Sn pillar bump and electroless nickel immersion gold (ENIG) pad bonding. One of the key technologies of 3D integration process is bump plating on the uneven topography. Since passivation layer covers the periphery of the top metal layer, subsequent electroplating process resulted to the increase in height of bump edge which is higher than bump center resulting in concave shape. A new and unique plating solution was developed to solve the issue during the electroplating pillar bump. Basic electrical characteristics including resistance and current leakage were investigated with reliability tests. The stable reliability tests results and excellent electrical performance show that the 3D heterogeneous integration structure is potentially applicable for 3D applications in the future.en_US
dc.language.isoen_USen_US
dc.title3D Heterogeneous Integration Structure Based on 40 nm- and 0.18 mu m- Technology Nodesen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC)en_US
dc.citation.spage1646en_US
dc.citation.epage1651en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000370285100255en_US
dc.citation.woscount1en_US
Appears in Collections:Conferences Paper