完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChou, Chen-Hanen_US
dc.contributor.authorHsu, Chung-Chunen_US
dc.contributor.authorChung, Steve S.en_US
dc.contributor.authorChien, Chao-Hsinen_US
dc.date.accessioned2017-04-21T06:49:45Z-
dc.date.available2017-04-21T06:49:45Z-
dc.date.issued2015en_US
dc.identifier.isbn978-1-4673-7604-4en_US
dc.identifier.urihttp://hdl.handle.net/11536/135836-
dc.description.abstractWe propose a novel device structure, namely T-FinFET, for sub-14nm MOSFET with using lighter anti punch through (APT) implant. According to 3D TCAD simulation, the T-FinFET is found to posses many advantages over the normal FinFET, such as better short channel effect (SCE) and drain induced barrier lowering (DIBL), having smaller S/D capacitance and junction leakage and fewer masks. Compared to gate-all-around (GAA) structure, the T-FinFET also has compatible electrical performance. All these features are obtained by depositing a self-aligned (SA) oxide after recessing the Si fin in the S/D region. It can be applied to Ge and III-V MOSFETs for suppressing the SCEs and S/D leakage, arising from higher permittivity and lower band gap than Si.en_US
dc.language.isoen_USen_US
dc.title3D-TCAD Simulation Study of the Novel T-FinFET Structure for Sub-14nm Metal-Oxide-Semiconductor Field-Effect Transistoren_US
dc.typeProceedings Paperen_US
dc.identifier.journal2015 SILICON NANOELECTRONICS WORKSHOP (SNW)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000380461900036en_US
dc.citation.woscount0en_US
顯示於類別:會議論文