完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Tsai, Jung-Ruey | en_US |
dc.contributor.author | Lin, Horng-Chih | en_US |
dc.contributor.author | Chang, Hsiu-Fu | en_US |
dc.contributor.author | Shie, Bo-Shiuan | en_US |
dc.contributor.author | Wen, Ting-Ting | en_US |
dc.contributor.author | Huang, Tiao-Yuan | en_US |
dc.date.accessioned | 2017-04-21T06:49:44Z | - |
dc.date.available | 2017-04-21T06:49:44Z | - |
dc.date.issued | 2015 | en_US |
dc.identifier.isbn | 978-1-4673-7604-4 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/135841 | - |
dc.description.abstract | Field-effect transistors (FETs) with junctionless (JL) channels have recently attracted much attention for various applications, such as metal-oxide semiconductor thin-film transistors (TFTs) [1], memory devices [2] and Si nanowire TFTs [3, 4]. The Si junctionless (JL) transistors employing high dopant concentration (>= 10(19) cm(-3)) in the source, drain, and nano-scaled channel have been demonstrated to provide excellent electrical characteristics. More recently, film profile engineering (FPE) concept for fabricating downscaled ZnO and IGZO TFTs [5, 6] have been proposed to obtain high-on/off current ratio and great subthreshold swing. Nevertheless, it emphasizes a significant issue of source/drain (S/D) series resistance on the downscaled device performance that needs to be further verified. In this work, electrical performance of downscaled N-type Si JL TFTs with FPE channel and conventional ones will be compared with each other by Sentaurus technology computer aided design (TCAD) simulation [7]. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Comparison of Electrical Characteristics of N-type Silicon Junctionless Transistors with and without Film Profile Engineering by TCAD Simulation | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2015 SILICON NANOELECTRONICS WORKSHOP (SNW) | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | 奈米中心 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.contributor.department | Nano Facility Center | en_US |
dc.identifier.wosnumber | WOS:000380461900034 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |