標題: ROBDD-Based Area Minimization Synthesis for Reconfigurable Single-Electron Transistor Arrays
作者: Chen, Yi-Hang
Chen, Yang
Huang, Juinn-Dar
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 2015
摘要: The power dissipation has become a crucial issue for most electronic circuit and system designs nowadays when fabrication processes exploit even deeper submicron technology. In particular, leakage power is becoming a dominant source of power consumption. In recent years, the reconfigurable singleelectron transistor (SET) array has been proposed as an emerging circuit design style for continuing Moore\'s Law due to its ultra-low power consumption. Several automated synthesis techniques for area minimization have been developed for the reconfigurable SET array in the past few years. Nevertheless, most of those existing methods focus on variable and product term reordering during SET mapping. In fact, minimizing the number of product terms can greatly reduce the area as well, which has not been well addressed before. In this paper, we propose a dynamic shifting based variable ordering algorithm that can minimize the number of disjoint sum-of-product terms extracted from the given ROBDD. Experimental results show that the proposed method can achieve an area reduction of up to 49% as compared to current state-of-the-art techniques.
URI: http://hdl.handle.net/11536/136069
ISBN: 978-1-4799-6275-4
期刊: 2015 International symposium on VLSI Design, Automation and Test (VLSI-DAT)
顯示於類別:會議論文