Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Lin, Jiun-Liang | en_US |
dc.contributor.author | Lai, Bo-Cheng Charles | en_US |
dc.date.accessioned | 2017-04-21T06:48:29Z | - |
dc.date.available | 2017-04-21T06:48:29Z | - |
dc.date.issued | 2015 | en_US |
dc.identifier.isbn | 978-1-4799-6275-4 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/136079 | - |
dc.description.abstract | Multi-ported memory is broadly used in modern designs on FPGAs. However, the excessive demand on BRAMs to implement multi-ported memory on FPGA would block the usage of BRAMs for other parts of a design. This issue becomes a serious concern especially for designs that require huge internal storage capacity. This paper proposes a BRAM efficient scheme on increasing read ports and write ports. When compared with previous works, the proposed multi-ported memory can reduce up to 53% requirement on BRAMs with only minor frequency degradation. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | FPGA | en_US |
dc.subject | multi-ported memory | en_US |
dc.subject | BRAM efficient | en_US |
dc.title | BRAM Efficient Multi-ported Memory on FPGA | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2015 International symposium on VLSI Design, Automation and Test (VLSI-DAT) | en_US |
dc.contributor.department | 電機學院 | zh_TW |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | College of Electrical and Computer Engineering | en_US |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000380584400033 | en_US |
dc.citation.woscount | 0 | en_US |
Appears in Collections: | Conferences Paper |