完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Jiun-Liangen_US
dc.contributor.authorLai, Bo-Cheng Charlesen_US
dc.date.accessioned2017-04-21T06:48:29Z-
dc.date.available2017-04-21T06:48:29Z-
dc.date.issued2015en_US
dc.identifier.isbn978-1-4799-6275-4en_US
dc.identifier.urihttp://hdl.handle.net/11536/136079-
dc.description.abstractMulti-ported memory is broadly used in modern designs on FPGAs. However, the excessive demand on BRAMs to implement multi-ported memory on FPGA would block the usage of BRAMs for other parts of a design. This issue becomes a serious concern especially for designs that require huge internal storage capacity. This paper proposes a BRAM efficient scheme on increasing read ports and write ports. When compared with previous works, the proposed multi-ported memory can reduce up to 53% requirement on BRAMs with only minor frequency degradation.en_US
dc.language.isoen_USen_US
dc.subjectFPGAen_US
dc.subjectmulti-ported memoryen_US
dc.subjectBRAM efficienten_US
dc.titleBRAM Efficient Multi-ported Memory on FPGAen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2015 International symposium on VLSI Design, Automation and Test (VLSI-DAT)en_US
dc.contributor.department電機學院zh_TW
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000380584400033en_US
dc.citation.woscount0en_US
顯示於類別:會議論文