完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, Jia-Haoen_US
dc.contributor.authorChang, Tian Sheuanen_US
dc.date.accessioned2017-04-21T06:48:49Z-
dc.date.available2017-04-21T06:48:49Z-
dc.date.issued2015en_US
dc.identifier.isbn978-1-4799-8058-1en_US
dc.identifier.urihttp://hdl.handle.net/11536/136321-
dc.description.abstractVarious coding structures and modes in the latest High Efficiency Video Coding (HEVC) standard result in significant computation of rate distortion optimization to decide the best one. To fit the real time demand, this paper proposes a hardware-friendly Rate-Distortion Estimation algorithm and its hardware design. For bit rate estimation, we propose a linear model based on the histogram of quantized coefficients instead of serial arithmetic coding computation in the reference software for speedup. For the distortion estimation, we use the transform domain instead of spatial domain estimation to save inverse transform computation. The simulation results shows 3.49% BD-rate increase on average compared to reference software. The hardware implementation with TSMC 90nm CMOS costs 50K logic gates which can support the processing with 16 pixels per cycle at 270MHz operation frequency.en_US
dc.language.isoen_USen_US
dc.subjectRDOen_US
dc.subjectrate modelingen_US
dc.subjectdistortion modelingen_US
dc.titleFast Rate Distortion Optimization Design for HEVC Intra Codingen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2015 IEEE INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING (DSP)en_US
dc.citation.spage473en_US
dc.citation.epage476en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000380506600099en_US
dc.citation.woscount0en_US
顯示於類別:會議論文