完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chang, Jia-Hao | en_US |
dc.contributor.author | Chang, Tian Sheuan | en_US |
dc.date.accessioned | 2017-04-21T06:48:49Z | - |
dc.date.available | 2017-04-21T06:48:49Z | - |
dc.date.issued | 2015 | en_US |
dc.identifier.isbn | 978-1-4799-8058-1 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/136321 | - |
dc.description.abstract | Various coding structures and modes in the latest High Efficiency Video Coding (HEVC) standard result in significant computation of rate distortion optimization to decide the best one. To fit the real time demand, this paper proposes a hardware-friendly Rate-Distortion Estimation algorithm and its hardware design. For bit rate estimation, we propose a linear model based on the histogram of quantized coefficients instead of serial arithmetic coding computation in the reference software for speedup. For the distortion estimation, we use the transform domain instead of spatial domain estimation to save inverse transform computation. The simulation results shows 3.49% BD-rate increase on average compared to reference software. The hardware implementation with TSMC 90nm CMOS costs 50K logic gates which can support the processing with 16 pixels per cycle at 270MHz operation frequency. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | RDO | en_US |
dc.subject | rate modeling | en_US |
dc.subject | distortion modeling | en_US |
dc.title | Fast Rate Distortion Optimization Design for HEVC Intra Coding | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2015 IEEE INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING (DSP) | en_US |
dc.citation.spage | 473 | en_US |
dc.citation.epage | 476 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000380506600099 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |