Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | 鍾學文 | zh_TW |
dc.contributor.author | 曹孝櫟 | zh_TW |
dc.contributor.author | Jhong, Shiue-Wen | en_US |
dc.contributor.author | Tsao, Shiao-Li | en_US |
dc.date.accessioned | 2018-01-24T07:38:17Z | - |
dc.date.available | 2018-01-24T07:38:17Z | - |
dc.date.issued | 2016 | en_US |
dc.identifier.uri | http://etd.lib.nctu.edu.tw/cdrfb3/record/nctu/#GT070256122 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/139718 | - |
dc.description.abstract | 由於現代製程技術的進步下,靜態耗電的影響日益嚴重,逐漸成為主要的耗電因素。且在進行靜態耗電的分析時需要處理器元件上的溫度分布,所以處理器的平面圖成為了我們不可或缺的資訊,但處理器之平面圖獲取不易,因此而阻礙了在靜態耗電分析上相關的研究。 本研究提出了方法可以從軟體的角度來去建構出處理器之平面圖,我們使用硬體上容易取得的資源像是:硬體計數器、硬體溫度感應器,用來作為我們的運算參數,同時運用特別設計的基準程式來調控硬體計數器與硬體溫度感測器,並且利用了元件發熱與熱在晶圓上之傳導關係作為我們處理器平面圖之演算法設計,以上述關係來推導出處理器之平面圖。 | zh_TW |
dc.description.abstract | As the advance of technology, static power is not negligible anymore. Static power is becoming a significant part while talking about power saving issue, because static power occupies such a high percentage of total power. The variation of static power at runtime is intensifying since the operating temperature of microprocessor is elevating. If we would like to trace a detailed system-level thermal behavior and power simulation, the floorplan will be necessary. However, floorplan of a processor is usually confidential and may not be able to obtain. In state of the art technologies, there are two most common way to evaluate power and thermal. One is meter-based and another is counter-based. In this paper, we present a counter-based methodology to estimate floorplan of a target processor by running special design benchmark programs and referring associated counters/sensors data and combined public chip design parameter. We propose this counter-based methodology to estimate floorplan instead of using peripheral devices to achieve the goal. So we don’t need to specially re-process the integrated circuit (IC), our methodology is hardware-friendly. To validate our result, we can’t compare our floorplan to the real chip floorplan, because we have no idea how to get recent chip floorplans. It’s confidential to us, so we abort this method. Our solution is that we run numerous benchmarks in target chip and collect the thermal sensor data. We do the same thing in simulation with floorplan we generated, and compare the thermal sensor data. From that result, we can assume that we calculate a floorplan which has the similar thermal behavior with the real chip floorplan. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | 平面圖 | zh_TW |
dc.subject | 硬體計數器 | zh_TW |
dc.subject | 溫度 | zh_TW |
dc.subject | 耗電 | zh_TW |
dc.subject | floorplan | en_US |
dc.subject | thermal | en_US |
dc.subject | power | en_US |
dc.subject | counter | en_US |
dc.title | 基於硬體計數器與感應器之處理器單元佈局估計 | zh_TW |
dc.title | Estimating Floorplan of a Processor based on Counters/Sensors Data | en_US |
dc.type | Thesis | en_US |
dc.contributor.department | 資訊科學與工程研究所 | zh_TW |
Appears in Collections: | Thesis |