標題: | 溫度與摻雜濃度環繞式閘極多晶矽奈米線 無接面電晶體之特性影響研究 Temperature and Doping Concentration Dependent Characteristics of Junctionless Gate-All-Around Nanowire Poly-Si Transistors |
作者: | 左佳聰 許鉦宗 潘扶民 Tso, Chia-Tsung Sheu,Jeng-Tzong Pan, Fu-Ming 材料科學與工程學系奈米科技碩博士班 |
關鍵字: | 溫度關聯性;摻雜濃度關聯性;奈米線;環繞式閘極;電晶體;多晶矽;多通道;無介面;反轉模式;Temperature dependence;doping concentration dependence;nanowire (NW);gate-all-around (GAA);transistor;polycrystalline silicon (poly-Si);junctionless (JL);inversion mode (IM);multiple channel |
公開日期: | 2017 |
摘要: | 本研究探討無接面(Junctionless)環繞式閘極具多通道結構對溫度及運用摻雜濃度關聯性。簡化通道式側壁邊襯蝕刻圖案化技術(Simplified sidewall spacer patterning technique)來定義奈米線通道(Nanowire),藉由多通道方式以及再結合環繞式元件間的電特性差異閘極結構可呈現出更穩定及優異的電性。首先,針對環繞式無接面及反轉模式(Inversion mode)元件多晶矽奈米線通道在較大溫度範圍 (從液態氮氣七十七絕對溫度到四百一十絕對溫度) 研究對溫度關聯性探討,無接面元件的次臨界擺幅以及臨界電壓具有對溫度相同趨勢,但溫度高於室溫時,有明顯的轉折點.這是因為無接面元件的通道具有重摻雜, 在高溫時,通道雜質散射效應較反轉式元件來的明顯。此外,還討論了在各種溫度下具有不同摻雜濃度的無接面元件的行為。然而,當摻雜濃度達到1 × 1020cm-3時,表面電位顯示出較高的對溫度的抗擾性,並且通道中的電位能障變(barrier potential)得非常小。
其次,奈米線通道和閘極結構均由雙側壁邊襯蝕刻圖案化技術過程定義。 閘極長度可以通過氧化物硬式掩模 (Oxide hard mask) 濕式蝕刻浸漬時間進行微調,獲得約二十奈米、三十奈米和五十奈米的閘極長度元件。 此外,無接面元件的電氣特性均顯示溫度依賴性,當溫度高達高於室溫時,高溫下的雜質散射和光子散射而使得電流開狀態電流顯示溫度獨立性。
本篇論文最後,在上述三組元件包含 (一) 環繞式無接面及反轉模式元件具有一微米和點二十五微米元件閘極長度、(二) 環繞式無接面元件具有一微米和點二十五微米閘極長度在不同摻雜濃度1 × 1019cm-3、5 × 1019cm-3、1 × 1020cm-3元件、(三) 環繞式無接面元件具有二十奈米、三十奈米和五十奈米閘極長度。這些具有多個通道的多晶矽無接面元件特性也已被證明。在施加多重奈米線通道結構後,對於具有無接面元件具有一微米和點二十五微米元件閘極長度,這些器件顯示出元件與元件間特性變化變穩定以及較高的電流開關比(> 109)。而對於具有各種摻雜濃度的無接面元件具有一微米和點二十五微米元件閘極長度。摻雜濃度為1×1020 cm -3的無接面元件的臨界電壓變化比1×1019 cm -3無接面元件差,當隨著奈米線通道結構數目增加到二十奈米線, 此時電流開關比而升高到2.5×108。雖然通過多通道結構可以獲得閘極長度為二十奈米、三十奈米和五十奈米無接面元件的較小變化,二十奈米閘極長度無接面元件仍然遭受嚴重的短通道效應 (Short channel effect) ,經由穿透式電子顯微鏡(TEM)影像結構分析我們發現,由於在閘極定義的過蝕刻而造成的底切現象,此現象將造成多通道元件容易有嚴重的短通道效應, 而造成比五十奈米無接面元件更差的電特性。然而,具有五十奈米無接面元顯示出更好的閘極控制能力,而不會受到嚴重的短通道效應和溫度敏感性,表現出低功率器件和未來晶片進行三維空間垂直整合(3D IC)應用的潛力。 In this study, the temperature dependence and doping concentration of junctionless gate-all-around (GAA) devices with multiple channels were studied. The multiple poly-Si nanowire channels of ~12 nm nanowire width were prepared by a simplified sidewall spacer patterning process, and employed the GAA structure, with the device obtaining excellent electrical characteristics. First, the temperature-dependent characteristics of the GAA JL and inversion mode (IM) devices with a wide temperature range (77 to 410 K) were characterized. The JL devices showed nearly the same tendencies in subthreshold swing (S.S.) and threshold voltage (Vth) with respect to the change in temperature. There were obvious kinks at temperatures up to 300 K, due to the JL device’s heavily doped channel and the fact that the impurity scattering effect in the channel is more significant than in its IM counterpart at high temperatures. Moreover, the behavior of JL devices with different doping concentrations at various temperatures was also discussed. However, the surface potential exhibited higher immunity to temperature and the barrier potential in the channel became very small when the doping concentration reached 1 × 1020 cm-3. Second, both NW and gate structures were defined by the double sidewall spacer patterning process. The gate length can be fine-tuned by oxide hard mask wet dipping time, with gate lengths of ~20 nm, 30 nm, and 50 nm gate obtained. Furthermore, all electrical characteristics in the JL device showed temperature dependence, with the exception of the ON status current’s temperature independence up to 300K due to the combination of impurity scattering and photon scattering at high temperature. Finally, these poly-Si JL devices with multiple channels were also demonstrated. JL devices with dimensions of 1-m and 0.25-m with the multiple NW channel structures of 1 × 1019 cm-3 devices show small variations and a high ON/ OFF current ratio (> 109). For 1-m and 0.25-m JL devices with various doping concentrations, the variations of Vth in devices with a doping concentration of 1 × 1020 cm-3 were worse than that of 1 × 1019 cm-3 devices, while the ON/ OFF current ratio increased with the NWs increasing to 20 NWs could be achieved to ~2.5 × 108. Although a smaller variation can be obtained in JL devices with gate lengths of 20nm, 30nm, and 50 nm through the multiple channel structure, the 20 nm device still suffers from serious SCEs and shows poorer electrical characteristics than the 50 nm device due to the undercut of the gate structure. However, the JL device with 50-nm gate length shows better gate controllability without suffering serious SCEs and temperature sensitivity, and thereby exhibits good potential for being a low-power device with future 3D IC applications. |
URI: | http://etd.lib.nctu.edu.tw/cdrfb3/record/nctu/#GT070181602 http://hdl.handle.net/11536/141637 |
Appears in Collections: | Thesis |