完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | 王國安 | zh_TW |
dc.contributor.author | 孟慶宗 | zh_TW |
dc.contributor.author | Wang, Kuo-An | en_US |
dc.contributor.author | Meng, Chin-Chun | en_US |
dc.date.accessioned | 2018-01-24T07:42:50Z | - |
dc.date.available | 2018-01-24T07:42:50Z | - |
dc.date.issued | 2017 | en_US |
dc.identifier.uri | http://etd.lib.nctu.edu.tw/cdrfb3/record/nctu/#GT070460259 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/142980 | - |
dc.description.abstract | 本篇論文主要分成兩個主題,包含了消除交互調變失真項以提升2.4 GHz雙模態功率放大器的線性度,以及實現具有Watt-Level高效率之全積體化2.45 GHz疊接功率放大器。 第一部分使用TSMC 0.18-μm SiGe BiCMOS製程實現2.4 GHz雙模態功率放大器,利用改變電晶體顆數的方式改善低功率輸出時的效率,並且使用四分之波長週期性特性消除交互調變失真訊號,提升功率放大器的線性度,並將其實現於PCB FR-4板上。 第二部分使用TSMC 0.18-μm SiGe BiCMOS製程實現Watt-Level高效率2.45 GHz疊接功率放大器,利用疊接架構提升最佳輸出阻抗,並且實現具有高線性度、高效率以及高度積體化的目標。 | zh_TW |
dc.description.abstract | This thesis consists of two parts, including eliminating the intermodulation distortion to enhance the linearity of a 2.4 GHz dual-mode power amplifier and realizing a Watt-Level high-efficiency 2.45 GHz stacked power amplifier with a fully integrated design. In the first part, a 2.4 GHz dual-mode power amplifier which improves the efficiency at low-power region by the physical-size reduction method using TSMC 0.18-μm SiGe BiCMOS process is presented; moreover, the linearity is enhanced by utilizing a quarter-wave length bias implemented on a PCB FR-4 to eliminate the intermodulation distortion. In the second part, a Watt-Level high-efficiency 2.45 GHz stacked power amplifier is demonstrated using TSMC 0.18-μm SiGe BiCMOS process. The stacked structure is used to increase the optimized output impedance, hence achieving the goals of high-efficiency, high-linearity, and high-integrated level as well. | en_US |
dc.language.iso | zh_TW | en_US |
dc.subject | 功率回退 | zh_TW |
dc.subject | 效率改進 | zh_TW |
dc.subject | 功率級面積減少 | zh_TW |
dc.subject | 四分之一波長 | zh_TW |
dc.subject | 交互調變失真 | zh_TW |
dc.subject | 疊接功率放大器 | zh_TW |
dc.subject | 崩潰電壓 | zh_TW |
dc.subject | 矽鍺HBT | zh_TW |
dc.subject | Power Back-off | en_US |
dc.subject | Efficiency Improvement | en_US |
dc.subject | Physical-size Reduction | en_US |
dc.subject | Quarter-wave Length | en_US |
dc.subject | Intermodulation Distortion | en_US |
dc.subject | Stacked Power Amplifier | en_US |
dc.subject | Breakdown Voltage | en_US |
dc.subject | SiGe HBT | en_US |
dc.title | 效率改進之2.4 GHz SiGe HBT 功率放大器 | zh_TW |
dc.title | Efficiency Improvement of 2.4 GHz SiGe HBT Power Amplifier | en_US |
dc.type | Thesis | en_US |
dc.contributor.department | 電信工程研究所 | zh_TW |
顯示於類別: | 畢業論文 |