標題: On-Chip ESD Protection Device for High-Speed I/O Applications in CMOS Technology
作者: Chen, Jie-Ting
Lin, Chun-Yu
Ker, Ming-Dou
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: Diode;electrostatic discharge (ESD);ESD protection;high-speed I/O;silicon-controlled rectifier (SCR)
公開日期: 1-十月-2017
摘要: The diode operated under forward-biased condition has been widely used as an on-chip electrostatic discharge (ESD) protection device for high-speed circuits to sustain high ESD robustness, but the parasitic capacitance of diode may bring a negative impact to the circuits operating at higher speed. The ESD protection design with low parasitic capacitance has been strongly requested in high-speed I/O applications. The traditional methods to reduce parasitic capacitance were using a stacked diode or a stacked diode with embedded silicon-controlled rectifier (SCR). The stacked diode or the stacked diode with embedded SCR would have larger turn-on resistance to cause a higher clamping voltage. It should be further improved to achieve good ESD protection effectiveness for the high-speed I/O applications. In this paper, a new ESD protection device with reduced parasitic capacitance and smaller turn-on resistance to improve ESD protection effectiveness is proposed. The measurement results from the silicon chip have demonstrated that the proposed ESD device can achieve smaller parasitic capacitance, lower turn-on resistance, and higher ESD robustness, compared with the conventional devices. The proposed ESD protection device is very suitable to protect the high-speed I/O circuits in nanoscale CMOS technology.
URI: http://dx.doi.org/10.1109/TED.2017.2734059
http://hdl.handle.net/11536/143988
ISSN: 0018-9383
DOI: 10.1109/TED.2017.2734059
期刊: IEEE TRANSACTIONS ON ELECTRON DEVICES
Volume: 64
起始頁: 3979
結束頁: 3985
顯示於類別:期刊論文