Full metadata record
DC FieldValueLanguage
dc.contributor.authorSingh, S. K.en_US
dc.contributor.authorGupta, A.en_US
dc.contributor.authorYu, H. W.en_US
dc.contributor.authorNagarajan, V.en_US
dc.contributor.authorAnandan, D.en_US
dc.contributor.authorKakkerla, R. K.en_US
dc.contributor.authorChang, E. Y.en_US
dc.date.accessioned2018-08-21T05:52:54Z-
dc.date.available2018-08-21T05:52:54Z-
dc.date.issued2017-11-01en_US
dc.identifier.issn2053-1591en_US
dc.identifier.urihttp://dx.doi.org/10.1088/2053-1591/aa95f9en_US
dc.identifier.urihttp://hdl.handle.net/11536/144077-
dc.description.abstractThis paper systematically investigates the impact of gate dielectric, channel dimensional profile and the interface trap charge density on a homojunction indium-arsenide (InAs) gate all around nanowire tunneling FET (HJ-GAA-TFET). Device models were calibrated against the experimental data and simulations were performed to investigate the underlying physics. Device on-off (I-on/I-off) ratio was considered as key figure-of-merit (FOM) to improve. It is observed that the off current (I-off) is a weak function of dielectric constant, however, the on current (Ion) increases from 1.51 x 10(-7) A mu m(-1) to 1.79 x 10(-6) A mu m(-1) as the dielectric constant increases from SiO2 to La2O3. It was also observed that as the diameter increases, both Ion and Ioff increases. I-on/I-off ratio is independent for higher channel lengths but as the channel length is reduced below 30 nm, I-off increases causing degradation in Ion/Ioff ratio. Finally, the effect of interface traps was realised on the I-on/I-off ratio. Interface traps impact the flat-band voltage causing a shift in the device performance. It is observed that as the trap density increases, Ioff degrades rapidly by similar to 3 orders in magnitude.en_US
dc.language.isoen_USen_US
dc.subjectband-to-band tunneling (BTBT)en_US
dc.subjectsub-threshold swing (SS)en_US
dc.subjecttunnel FET (TFET)en_US
dc.subjectinterface trap charge (ITC)en_US
dc.titleImpact of material properties and device architecture on the device performance for a gate all around nanowire tunneling FETen_US
dc.typeArticleen_US
dc.identifier.doi10.1088/2053-1591/aa95f9en_US
dc.identifier.journalMATERIALS RESEARCH EXPRESSen_US
dc.citation.volume4en_US
dc.contributor.department材料科學與工程學系zh_TW
dc.contributor.departmentDepartment of Materials Science and Engineeringen_US
dc.identifier.wosnumberWOS:000415087800001en_US
Appears in Collections:Articles