標題: | Impact of material properties and device architecture on the device performance for a gate all around nanowire tunneling FET |
作者: | Singh, S. K. Gupta, A. Yu, H. W. Nagarajan, V. Anandan, D. Kakkerla, R. K. Chang, E. Y. 材料科學與工程學系 Department of Materials Science and Engineering |
關鍵字: | band-to-band tunneling (BTBT);sub-threshold swing (SS);tunnel FET (TFET);interface trap charge (ITC) |
公開日期: | 1-十一月-2017 |
摘要: | This paper systematically investigates the impact of gate dielectric, channel dimensional profile and the interface trap charge density on a homojunction indium-arsenide (InAs) gate all around nanowire tunneling FET (HJ-GAA-TFET). Device models were calibrated against the experimental data and simulations were performed to investigate the underlying physics. Device on-off (I-on/I-off) ratio was considered as key figure-of-merit (FOM) to improve. It is observed that the off current (I-off) is a weak function of dielectric constant, however, the on current (Ion) increases from 1.51 x 10(-7) A mu m(-1) to 1.79 x 10(-6) A mu m(-1) as the dielectric constant increases from SiO2 to La2O3. It was also observed that as the diameter increases, both Ion and Ioff increases. I-on/I-off ratio is independent for higher channel lengths but as the channel length is reduced below 30 nm, I-off increases causing degradation in Ion/Ioff ratio. Finally, the effect of interface traps was realised on the I-on/I-off ratio. Interface traps impact the flat-band voltage causing a shift in the device performance. It is observed that as the trap density increases, Ioff degrades rapidly by similar to 3 orders in magnitude. |
URI: | http://dx.doi.org/10.1088/2053-1591/aa95f9 http://hdl.handle.net/11536/144077 |
ISSN: | 2053-1591 |
DOI: | 10.1088/2053-1591/aa95f9 |
期刊: | MATERIALS RESEARCH EXPRESS |
Volume: | 4 |
顯示於類別: | 期刊論文 |