完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Ji, Cheng | en_US |
dc.contributor.author | Chang, Li-Pin | en_US |
dc.contributor.author | Wu, Chao | en_US |
dc.contributor.author | Shi, Liang | en_US |
dc.contributor.author | Xue, Chun Jason | en_US |
dc.date.accessioned | 2018-08-21T05:53:26Z | - |
dc.date.available | 2018-08-21T05:53:26Z | - |
dc.date.issued | 2018-04-01 | en_US |
dc.identifier.issn | 0278-0070 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TCAD.2017.2729405 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/144701 | - |
dc.description.abstract | NAND flash memory has been the default storage component in embedded systems. One of the key technologies for flash management is the address mapping scheme between logical addresses and physical addresses, which deals with the inability of in-place-updating in flash memory. Demand-based page-level mapping cache is often applied to match the cache size constraint and performance requirement of embedded storage systems. However, recent studies showed that the management overhead of mapping cache schemes is sensitive to the host I/O patterns, especially when the mapping cache is small. This paper presents a novel I/O scheduling scheme, called MAP+, to alleviate this problem. The proposed scheduling approach reorders I/O requests for performance improvement from two angles. Prioritizing the requests that will hit in the mapping cache, and grouping requests with related logical addresses into large batches. Batches of requests are reordered to further optimize request waiting time. Experimental results show that MAP+ improved upon traditional I/O schedulers by 48% and 18% in terms of read and write latencies, respectively. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Embedded system | en_US |
dc.subject | flash memory performance | en_US |
dc.subject | I/O scheduling | en_US |
dc.subject | mapping cache | en_US |
dc.title | An I/O Scheduling Strategy for Embedded Flash Storage Devices With Mapping Cache | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TCAD.2017.2729405 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS | en_US |
dc.citation.volume | 37 | en_US |
dc.citation.spage | 756 | en_US |
dc.citation.epage | 769 | en_US |
dc.contributor.department | 資訊工程學系 | zh_TW |
dc.contributor.department | Department of Computer Science | en_US |
dc.identifier.wosnumber | WOS:000427850100004 | en_US |
顯示於類別: | 期刊論文 |