完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Wu, Chih-Chiang | en_US |
dc.contributor.author | Jeng, Shyr-Long | en_US |
dc.date.accessioned | 2019-04-03T06:43:58Z | - |
dc.date.available | 2019-04-03T06:43:58Z | - |
dc.date.issued | 2017-08-01 | en_US |
dc.identifier.issn | 2073-4352 | en_US |
dc.identifier.uri | http://dx.doi.org/10.3390/cryst7080250 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/145973 | - |
dc.description.abstract | This paper presents a simple behavioral model with experimentally extracted parameters for packaged cascode gallium nitride (GaN) field-effect transistors (FETs). This study combined a level-1 metal-oxide-semiconductor field-effect transistor (MOSFET), a junction field-effect transistor (JFET), and a diode model to simulate a cascode GaN FET, in which a JFET was used to simulate a metal-insulator-semiconductor high-electron-mobility transistor (MIS-HEMT). Using the JFET to simulate the MIS-HEMT not only ensures that the curve fits an S-shape transfer characteristic but also enables the pinch-off voltages extracted from the threshold voltage of the MIS-HEMT to be used as a watershed to distinguish where the drop in parasitic capacitance occurs. Parameter extraction was based on static and dynamic characteristics, which involved simulating the behavior of the created GaN FET model and comparing the extracted parameters with experimental measurements to demonstrate the accuracy of the simulation program with an integrated circuit emphasis (SPICE) model. Cascode capacitance was analyzed and verified through experimental measurements and SPICE simulations. The analysis revealed that the capacitance of low-voltage MOSFETs plays a critical role in increasing the overall capacitance of cascode GaN FETs. The turn-off resistance mechanism effectively described the leakage current, and a double-pulse tester was used to evaluate the switching performance of the fabricated cascode GaN FET. LTspice simulation software was adopted to compare the experimental switching results. Overall, the simulation results were strongly in agreement with the experimental results. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | GaN FET | en_US |
dc.subject | MIS-HEMT | en_US |
dc.subject | cascode | en_US |
dc.subject | behavioral model | en_US |
dc.subject | parasitic capacitance | en_US |
dc.subject | turn-off resistance | en_US |
dc.subject | SPICE | en_US |
dc.title | Simulation Model Development for Packaged Cascode Gallium Nitride Field-Effect Transistors | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.3390/cryst7080250 | en_US |
dc.identifier.journal | CRYSTALS | en_US |
dc.citation.volume | 7 | en_US |
dc.citation.issue | 8 | en_US |
dc.citation.spage | 0 | en_US |
dc.citation.epage | 0 | en_US |
dc.contributor.department | 機械工程學系 | zh_TW |
dc.contributor.department | Department of Mechanical Engineering | en_US |
dc.identifier.wosnumber | WOS:000408374200022 | en_US |
dc.citation.woscount | 2 | en_US |
顯示於類別: | 期刊論文 |