完整後設資料紀錄
DC 欄位語言
dc.contributor.authorTseng, Bruceen_US
dc.contributor.authorChen, Hung-Mingen_US
dc.date.accessioned2018-08-21T05:56:29Z-
dc.date.available2018-08-21T05:56:29Z-
dc.date.issued2008-01-01en_US
dc.identifier.urihttp://hdl.handle.net/11536/146250-
dc.description.abstractDue to the need of low power methodology in VLSI and SoC designs, voltage island architecture is attracting attentions in design community. However, the corresponding EDA tools development for voltage-island-aware buffered renting is still very few. Recent related studies focused on applying dual V-dd buffers in routing tree construction, however it cannot be applied on a design using voltage island architecture due to the restriction on the ordering of low and high V-dd buffers and the lack of level converter consideration. This paper presents approaches to solving the buffer insertion and level converter assignment problem in the presence of voltage island in a low-power design; especially under the fixed buffer locations. We have implemented and modified one state-of-the-art graph-based approach for this specific routing problem and applied our efficient heuristics (one of them is based on the selection of Steiner points) to further improve the performance, considering the assignment of buffers and level converters/shifters simultaneously. The experimental results show that we can obtain massive speedup over modified prior approach, and even with lower power and delay. Furthermore, as the number of sinks increases, our approach can effectively find feasible Solutions, while modified prior approach cannot find solutions within a reasonable runtime.en_US
dc.language.isoen_USen_US
dc.subjectLow Poweren_US
dc.subjectVoltage Island Architectureen_US
dc.subjectBuffer Insertionen_US
dc.titleBlockage and Voltage Island-Aware Dual-VDD Buffered Tree Construction Under Fixed Buffer Locationsen_US
dc.typeProceedings Paperen_US
dc.identifier.journalISPD'08: PROCEEDINGS OF THE 2008 ACM INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGNen_US
dc.citation.spage23en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.identifier.wosnumberWOS:000265977700004en_US
顯示於類別:會議論文