完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Kanda, T. | en_US |
dc.contributor.author | Zade, D. | en_US |
dc.contributor.author | Lin, Y. -C. | en_US |
dc.contributor.author | Kakushima, K. | en_US |
dc.contributor.author | Ahmet, P. | en_US |
dc.contributor.author | Tsutsui, K. | en_US |
dc.contributor.author | Nishiyama, A. | en_US |
dc.contributor.author | Sugii, N. | en_US |
dc.contributor.author | Chang, E. Y. | en_US |
dc.contributor.author | Natori, K. | en_US |
dc.contributor.author | Hattori, T. | en_US |
dc.contributor.author | Iwai, H. | en_US |
dc.date.accessioned | 2018-08-21T05:56:32Z | - |
dc.date.available | 2018-08-21T05:56:32Z | - |
dc.date.issued | 2011-01-01 | en_US |
dc.identifier.issn | 1938-5862 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1149/1.3567624 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/146316 | - |
dc.description.abstract | The electrical characteristics of InGaAs MOS capacitors with 8-nm-thick La2O3 gate dielectrics have been measured. The effects of annealing temperature and annealing time on the interface state densities (D-it) have been extracted. It has been found that the low Dit can be achieved by lowering the annealing temperature for an extended period of time. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Annealing Effect on the Electrical Properties of La2O3/InGaAs MOS Capacitors | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.doi | 10.1149/1.3567624 | en_US |
dc.identifier.journal | CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011) | en_US |
dc.citation.volume | 34 | en_US |
dc.citation.spage | 483 | en_US |
dc.citation.epage | 487 | en_US |
dc.contributor.department | 交大名義發表 | zh_TW |
dc.contributor.department | National Chiao Tung University | en_US |
dc.identifier.wosnumber | WOS:000300456600074 | en_US |
顯示於類別: | 會議論文 |