完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLien, Yu-Chungen_US
dc.contributor.authorShieh, Jia-Minen_US
dc.contributor.authorHuang, Wen-Hsienen_US
dc.contributor.authorHsieh, Wei-Shangen_US
dc.contributor.authorTu, Cheng-Huien_US
dc.contributor.authorWang, Chiehen_US
dc.contributor.authorShen, Chang-Hongen_US
dc.contributor.authorChou, Tung-Huanen_US
dc.contributor.authorChen, Min-Chengen_US
dc.contributor.authorHuang, Jung Y.en_US
dc.contributor.authorPan, Ci-Lingen_US
dc.contributor.authorLai, Yin-Chiehen_US
dc.contributor.authorHu, Chenmingen_US
dc.contributor.authorYang, Fu-Liangen_US
dc.date.accessioned2018-08-21T05:56:34Z-
dc.date.available2018-08-21T05:56:34Z-
dc.date.issued2012-01-01en_US
dc.identifier.urihttp://hdl.handle.net/11536/146347-
dc.description.abstractFor the first time, a sequentially processed 3D hybrid chip is demonstrated by stacking low-temperature (LT) Ferroelectric-like (FE-like) metal-oxide nonvolatile memory (NVM) and CMOS. The high-mobility (333 and 113 cm(2)/V-s) and low-subthreshold swing (97 and 112 mV/decade) N/P-type thin film transistors (TFTs) construct stacked inverters showing sharp transfer characteristic as the fundamental element of CMOS array and stacked 3D NVMs. The sequential layered integration is enabled by cutting-edge low thermal-budget plasma/laser processes and self-assembled FE-like metal-oxide materials. The implementation of sub-400 degrees C new-type metal-ion (Eu+3)-mediated atomic-polar-structured (Eu+3-APS) dielectric realizes stackable FE-like NVMs with program speed of 100 nanosecond, toward future 3D layered CMOS with giant high-speed dat-storage application era.en_US
dc.language.isoen_USen_US
dc.title3D Ferroelectric-like NVM/CMOS Hybrid Chip by sub-400 degrees C Sequential Layered Integrationen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2012 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM)en_US
dc.contributor.department光電工程學系zh_TW
dc.contributor.departmentDepartment of Photonicsen_US
dc.identifier.wosnumberWOS:000320615600203en_US
顯示於類別:會議論文