完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lee, Y. -J. | en_US |
dc.contributor.author | Hong, T. -C. | en_US |
dc.contributor.author | Hsueh, F. -K. | en_US |
dc.contributor.author | Sung, P. J. | en_US |
dc.contributor.author | Chen, C. -Y. | en_US |
dc.contributor.author | Chuang, S. -S. | en_US |
dc.contributor.author | Cho, T. -C. | en_US |
dc.contributor.author | Noda, S. | en_US |
dc.contributor.author | Tsou, Y. -C. | en_US |
dc.contributor.author | Kao, K. -H. | en_US |
dc.contributor.author | Wu, C. -T. | en_US |
dc.contributor.author | Yu, T. -Y. | en_US |
dc.contributor.author | Jian, Y. -L. | en_US |
dc.contributor.author | Su, C. -J. | en_US |
dc.contributor.author | Huang, Y. -M. | en_US |
dc.contributor.author | Huang, W. -H. | en_US |
dc.contributor.author | Chen, B. -Y. | en_US |
dc.contributor.author | Chen, M. -C. | en_US |
dc.contributor.author | Huang, K. -P. | en_US |
dc.contributor.author | Li, J. -Y. | en_US |
dc.contributor.author | Chen, M. -J. | en_US |
dc.contributor.author | Li, Y. | en_US |
dc.contributor.author | Samukawa, S. | en_US |
dc.contributor.author | Wu, W. -F. | en_US |
dc.contributor.author | Huang, G. -W. | en_US |
dc.contributor.author | Shieh, J. -M. | en_US |
dc.contributor.author | Tseng, T. -Y. | en_US |
dc.contributor.author | Chao, T. -S. | en_US |
dc.contributor.author | Wang, Y. -H. | en_US |
dc.contributor.author | Yeh, W. -K. | en_US |
dc.date.accessioned | 2018-08-21T05:56:39Z | - |
dc.date.available | 2018-08-21T05:56:39Z | - |
dc.date.issued | 2016-01-01 | en_US |
dc.identifier.issn | 2380-9248 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/146473 | - |
dc.description.abstract | Ge peaking n- and p-FinFETs have been demonstrated by adopting neutral beam etching (NBE) and anisotropic neutral beam oxidation (NBO) processes. The irradiation-free NB processes not only suppress surface roughness but also guarantee low defect generation on the etched Ge surface. The fabricated Ge peaking FinFETs possess several unique features: (1) A peaking fin configuration with a 6-nm top-gate formed by an anisotropic NBO process at room temperature. (2) Nearly defect-free three dimensional channel surfaces by NB processes. (3) ION and Gm improvement by NB processes as compared to that by conventional inductively coupled plasma etching (ICP). (4) Recorded high I-ON/I-OFF ratio and low subthreshold swing (S.S. similar to 70 mV/dec.) of Ge n-FinFETs. (5) Excellent immunity for short channel effect of Ge FinFETs. | en_US |
dc.language.iso | en_US | en_US |
dc.title | High Performance Complementary Ge Peaking FinFETs by Room Temperature Neutral Beam Oxidation for Sub-7 nm Technology Node Applications | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2016 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM) | en_US |
dc.contributor.department | 電子物理學系 | zh_TW |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | 電機工程學系 | zh_TW |
dc.contributor.department | Department of Electrophysics | en_US |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.contributor.department | Department of Electrical and Computer Engineering | en_US |
dc.identifier.wosnumber | WOS:000399108800210 | en_US |
顯示於類別: | 會議論文 |