完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLu, Chien-Pangen_US
dc.contributor.authorJiang, Iris Hui-Ruen_US
dc.date.accessioned2018-08-21T05:56:49Z-
dc.date.available2018-08-21T05:56:49Z-
dc.date.issued2017-01-01en_US
dc.identifier.issn1530-1591en_US
dc.identifier.urihttp://hdl.handle.net/11536/146679-
dc.description.abstractPower management via multiple power domains can effectively save power by dynamically turning off idle domains. To control domains of a design, introducing low power intent complicates the physical implementation and verification process. During the physical implementation stage, the optimization or manual ECO could be tedious, and error-prone on power/ground signal connections. Therefore, in this paper, we focus on low power rule checking at the physical implementation stage for multiple power domain design. Existing methods adopt an iterative approach, which identifies one error at a time, thus possibly requiring multiple iterations. Different from them, we propose a fast low power rule checking approach to detect all errors at one time. To do so, we separate all paths into inner domain and cross-domain paths and extract cross-domain net topology before power rule verification. Based on the global topology, we can verify the correctness of connections and detect all errors at the same time. Experimental results show the effectiveness and efficiency of our approach, achieving 3.62X speedups to detect all errors compared with the iterative approach. Moreover, our approach can identify complicated bugs to facilitate subsequent bug fixing.en_US
dc.language.isoen_USen_US
dc.subjectPower managementen_US
dc.subjectmultiple power domainsen_US
dc.subjectpower rulesen_US
dc.subjectIEEE standard 1801en_US
dc.titleFast Low Power Rule Checking for Multiple Power Domain Designen_US
dc.typeProceedings Paperen_US
dc.identifier.journalPROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE)en_US
dc.citation.spage1745en_US
dc.citation.epage1750en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000404171500327en_US
顯示於類別:會議論文