完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hsieh, E. R. | en_US |
dc.contributor.author | Fan, Y. C. | en_US |
dc.contributor.author | Chang, K. Y. | en_US |
dc.contributor.author | Liu, C. H. | en_US |
dc.contributor.author | Chien, C. H. | en_US |
dc.contributor.author | Chung, Steve S. | en_US |
dc.date.accessioned | 2018-08-21T05:56:52Z | - |
dc.date.available | 2018-08-21T05:56:52Z | - |
dc.date.issued | 2017-01-01 | en_US |
dc.identifier.issn | 1930-8868 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/146762 | - |
dc.description.abstract | A novel complementary tunneling FET (C-TFET) has been designed and targeted for the low power and appropriate performance applications (Apps). In this new architecture of C-TFET, the drain and source (D/S) are configured as a staggered structure to increase the tunneling current, and the conventional p-i-n junction C-TFET has been modified as a p-n junction to further enhance the I-on current. The results show that new design can achieve 310uA/um(n), 440uA/um(p) TFETs of I-on, comparable to those of LP planar CMOS devices, 0.1 nA/um of I-off, while excellent S.S.(<10mV/dec) at V-dd= 0.7V, which will be a promising candidate for the low-power and appropriate performance apps in the next decade. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A Novel Design of P-N Staggered Face-tunneling TFET Targeting for Low Power and Appropriate Performance Applications | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2017 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA) | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000408991800054 | en_US |
顯示於類別: | 會議論文 |