完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsieh, E. R.en_US
dc.contributor.authorFan, Y. C.en_US
dc.contributor.authorChang, K. Y.en_US
dc.contributor.authorLiu, C. H.en_US
dc.contributor.authorChien, C. H.en_US
dc.contributor.authorChung, Steve S.en_US
dc.date.accessioned2018-08-21T05:56:52Z-
dc.date.available2018-08-21T05:56:52Z-
dc.date.issued2017-01-01en_US
dc.identifier.issn1930-8868en_US
dc.identifier.urihttp://hdl.handle.net/11536/146762-
dc.description.abstractA novel complementary tunneling FET (C-TFET) has been designed and targeted for the low power and appropriate performance applications (Apps). In this new architecture of C-TFET, the drain and source (D/S) are configured as a staggered structure to increase the tunneling current, and the conventional p-i-n junction C-TFET has been modified as a p-n junction to further enhance the I-on current. The results show that new design can achieve 310uA/um(n), 440uA/um(p) TFETs of I-on, comparable to those of LP planar CMOS devices, 0.1 nA/um of I-off, while excellent S.S.(<10mV/dec) at V-dd= 0.7V, which will be a promising candidate for the low-power and appropriate performance apps in the next decade.en_US
dc.language.isoen_USen_US
dc.titleA Novel Design of P-N Staggered Face-tunneling TFET Targeting for Low Power and Appropriate Performance Applicationsen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2017 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000408991800054en_US
顯示於類別:會議論文