完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWu, Denny C. -Y.en_US
dc.contributor.authorJhao, Pin-Ruen_US
dc.contributor.authorWen, Charles H. -P.en_US
dc.date.accessioned2018-08-21T05:56:59Z-
dc.date.available2018-08-21T05:56:59Z-
dc.date.issued2017-01-01en_US
dc.identifier.issn1933-7760en_US
dc.identifier.urihttp://hdl.handle.net/11536/146903-
dc.description.abstractFunctional timing analysis (FTA) emerges for better timing closure than static timing analysis (STA) by providing the true delay of the circuit as well as its input pattern. For Satisliability(SAT)-based VIA, a search problem for circuit delay can be expressed by clauses corresponding to circuit consistency function (CCF) and timed characteristic function (TCF). In particular, the clause number tends to grow exponentially as the circuit size increases, lengthening runtime for FTA. However, when formulating TCT, numerous clauses and literals are found useless. Therefore, two key techniques are proposed: (1) Encoding Duplication Removal (EDR) for removing those literals that are previously encoded in CCF but now duplicated in TCF, and (2) Redundant State Propagation (RSP) for propagating redundant states of nodes to help prune TCF clauses. Experiments indicate that under the worst-case delay of each benchmark circuit, EDR and RSP successfully reduce averagely 49% of clauses, 65% of literals, and 52% runtime on seven benchmark circuits for FTA.en_US
dc.language.isoen_USen_US
dc.titleAccelerating Functional Timing Analysis with Encoding Duplication Removal and Redundant State Propagationen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2017 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD)en_US
dc.citation.spage117en_US
dc.citation.epage122en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000424863100016en_US
顯示於類別:會議論文