完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsu, Charles C. -H.en_US
dc.contributor.authorWen, Charles H. -P.en_US
dc.date.accessioned2018-08-21T05:57:06Z-
dc.date.available2018-08-21T05:57:06Z-
dc.date.issued2017-01-01en_US
dc.identifier.issn1089-3539en_US
dc.identifier.urihttp://hdl.handle.net/11536/147060-
dc.description.abstractLow-power becomes a critical issue for modern VLSI designs. Unified Power Format (UPF) was invented for power management and enables the low-power design flow. In the UPF specification, controlling cells (including isolation cells, level shifter and retention cells) need to be placed properly to prevent unpredictable errors. Therefore, many commercial EDA tools support to examine the correctness of inserted cells and search missing/uncovered ones. However, such overall verification takes a long time for complex designs due to numerous power domains. Considering many of these power domains are equivalent and can be further merged, three strategies are proposed to explore (1) intra-scope domain equivalence, (2) inter-scope domain equivalence and (3) behavior-driven domain equivalence for RTL designs with UPF. For a case study on the OpenFire processor, the number of power domains is reduced from 4000+ to 500+, thus saving 77% time on signal checking in power verification.en_US
dc.language.isoen_USen_US
dc.subjectPower Domainen_US
dc.subjectUPFen_US
dc.subjectPower Managementen_US
dc.titleSpeeding Up Power Verification by Merging Equivalent Power Domains in RTL Design with UPFen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2017 INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA)en_US
dc.citation.spage168en_US
dc.citation.epage173en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.identifier.wosnumberWOS:000426953000028en_US
顯示於類別:會議論文