完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Sung, Wen-Li | en_US |
dc.contributor.author | Chao, Pei-Jung | en_US |
dc.contributor.author | Li, Yiming | en_US |
dc.date.accessioned | 2018-08-21T05:57:08Z | - |
dc.date.available | 2018-08-21T05:57:08Z | - |
dc.date.issued | 2017-01-01 | en_US |
dc.identifier.issn | 1946-1569 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/147093 | - |
dc.description.abstract | Random dopant fluctuation (RDF) is one of fluctuation sources in sub-7-nm semiconductor technology node. In this paper, we estimate the timing and power fluctuations on 10-nm-gate gate-all-around (GAA) silicon nanowire (NW) complementary metal-oxide-semiconductor (CMOS) circuit induced by various random discrete dopants (RDDs) from channel (with/without doping), source/drain (S/D) extensions and penetration from S/D extensions. The 3D quantum mechanical transport and non-equilibrium Green's function (NEGF) models were used for the NW CMOS circuit. The experimentally validated device simulation indicates that at a similar threshold voltage, CMOS devices without channel doping possess 49.5% reduction on the normalized fluctuation of the static power consumption due to the reduction of sigma V-th and sigma I-off. The normalized fluctuation of dynamic power is comparable with/without channel doping due to small variation of the gate capacitance. Because of reduction of sigma I-sat, the normalized fluctuation of short-circuit power of CMOS circuit was reduced from 21.7% to 10.2% without channel doping. And, we found that the uctuations of the timing, noise margin (NM) and power consumption of the NW CMOS circuit follow the trend of sigma V-th. From the point of view of N-/P-type NW MOSFETs caused by RDF, this study may show the fluctuation of CMOS circuit performance highly influenced by the key parameters of N-/P-type NW MOSFETs. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Timing fluctuation | en_US |
dc.subject | power fluctuation | en_US |
dc.subject | gate-all-around | en_US |
dc.subject | nanowire | en_US |
dc.subject | CMOS circuit | en_US |
dc.title | Timing and Power Fluctuations on Gate-All-Around Nanowire CMOS Circuit Induced by Various Sources of Random Discrete Dopants | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2017 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD 2017) | en_US |
dc.citation.spage | 61 | en_US |
dc.citation.epage | 64 | en_US |
dc.contributor.department | 分子醫學與生物工程研究所 | zh_TW |
dc.contributor.department | 電信工程研究所 | zh_TW |
dc.contributor.department | Institute of Molecular Medicine and Bioengineering | en_US |
dc.contributor.department | Institute of Communications Engineering | en_US |
dc.identifier.wosnumber | WOS:000426983300016 | en_US |
顯示於類別: | 會議論文 |