完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Po-Shaoen_US
dc.contributor.authorTsui, Bing-Yueen_US
dc.date.accessioned2018-08-21T05:57:09Z-
dc.date.available2018-08-21T05:57:09Z-
dc.date.issued2017-01-01en_US
dc.identifier.urihttp://hdl.handle.net/11536/147107-
dc.description.abstractEpitaxial tunnel layer tunnel FET (ETL TFET) is one of the promising device for ultra-low power applications. In this work, device performance between planar ETL TFET and Fin ETL TFET are evaluated. For n-type TFET, the electric field enhancement in Si region due to the fin structure results in Si-to-Ge and Si-to-Si tunneling at low voltage so that the subthreshold swing is degraded. For the p-type TFET, different TFET structures show similar subthreshold swing because only Ge-to-Ge tunneling occurs. In comparison with the planar TFET, Fin TFET exhibits 35% improvement and 40% degradation on conduction current for n-type and p-type TFET, respectively.en_US
dc.language.isoen_USen_US
dc.subjectTunnel FETen_US
dc.subjectFin FETen_US
dc.subjectband-to-band tunneling (BTBT)en_US
dc.subjectsubthreshold swingen_US
dc.titleA Comprehensive Evaluation of the Performance of Fin-type Epitaxial Tunnel Layer (ETL) Tunnel FETen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC)en_US
dc.contributor.department電機學院zh_TW
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000426985900142en_US
顯示於類別:會議論文