完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lin, Po-Shao | en_US |
dc.contributor.author | Tsui, Bing-Yue | en_US |
dc.date.accessioned | 2018-08-21T05:57:09Z | - |
dc.date.available | 2018-08-21T05:57:09Z | - |
dc.date.issued | 2017-01-01 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/147107 | - |
dc.description.abstract | Epitaxial tunnel layer tunnel FET (ETL TFET) is one of the promising device for ultra-low power applications. In this work, device performance between planar ETL TFET and Fin ETL TFET are evaluated. For n-type TFET, the electric field enhancement in Si region due to the fin structure results in Si-to-Ge and Si-to-Si tunneling at low voltage so that the subthreshold swing is degraded. For the p-type TFET, different TFET structures show similar subthreshold swing because only Ge-to-Ge tunneling occurs. In comparison with the planar TFET, Fin TFET exhibits 35% improvement and 40% degradation on conduction current for n-type and p-type TFET, respectively. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Tunnel FET | en_US |
dc.subject | Fin FET | en_US |
dc.subject | band-to-band tunneling (BTBT) | en_US |
dc.subject | subthreshold swing | en_US |
dc.title | A Comprehensive Evaluation of the Performance of Fin-type Epitaxial Tunnel Layer (ETL) Tunnel FET | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC) | en_US |
dc.contributor.department | 電機學院 | zh_TW |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | College of Electrical and Computer Engineering | en_US |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000426985900142 | en_US |
顯示於類別: | 會議論文 |