完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWu, Yi-Chungen_US
dc.contributor.authorChang, Chia-Huaen_US
dc.contributor.authorHung, Jui-Hungen_US
dc.contributor.authorYang, Chia-Hsiangen_US
dc.date.accessioned2019-04-02T05:59:57Z-
dc.date.available2019-04-02T05:59:57Z-
dc.date.issued2017-12-01en_US
dc.identifier.issn1932-4545en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TBCAS.2017.2760109en_US
dc.identifier.urihttp://hdl.handle.net/11536/147863-
dc.description.abstractNext-generation sequencing (NGS) enables high-throughput sequencing, in which short DNA fragments can be sequenced in a massively parallel fashion. However, the essential algorithm behind the succeeding NGS data analysis, DNA mapping, is still excessively time consuming. DNA mapping can be partitioned into two parts: suffix array (SA) sorting and backward searching. Dedicated hardware designs for the less-complex backward searching have been proposed, but feasible hardware for the most complicated part, SA sorting, has never been explored. Based on the memory-efficient sBWT algorithm, this work is the first integrated NGS data processor for the entire DNA mapping. The k-ordered Ferragina and Manzini index used in the sBWT algorithm is leveraged to improve storage capacity and reduce hardware complexity. The proposed NGS data processor realizes the sBWT algorithm through bucket sorting, suffix grouping, and suffix sorting circuits. Key design parameters are analyzed to achieve the optimal performance with respect to hardware cost and execution time. Fabricated in 40-nm CMOS, the NGS data processor dissipates 135 mW at 200 MHz from a 0.9-V supply. With 1-GB external memory, the chip can analyze human DNA within 10 min. This work achieves 43 065x and 8 971x [3208x and 402x] higher energy efficiency (throughput-to-area ratio) than the high-end CPU and GPU solutions, respectively.en_US
dc.language.isoen_USen_US
dc.subjectNext-generation sequencing (NGS)en_US
dc.subjectDNA mappingen_US
dc.subjectsBWT algorithmen_US
dc.subjectFM-indexen_US
dc.subjectsuffix array sortingen_US
dc.subjectCMOS digital integrated circuitsen_US
dc.titleA 135-mW Fully Integrated Data Processor for Next-Generation Sequencingen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TBCAS.2017.2760109en_US
dc.identifier.journalIEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMSen_US
dc.citation.volume11en_US
dc.citation.spage1216en_US
dc.citation.epage1225en_US
dc.contributor.department分子醫學與生物工程研究所zh_TW
dc.contributor.department資訊工程學系zh_TW
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentInstitute of Molecular Medicine and Bioengineeringen_US
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000419340300005en_US
dc.citation.woscount1en_US
顯示於類別:期刊論文