完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Ruan, Dun-Bao | en_US |
dc.contributor.author | Liu, Po-Tsun | en_US |
dc.contributor.author | Chiu, Yu-Chuan | en_US |
dc.contributor.author | Kuo, Po-Yi | en_US |
dc.contributor.author | Yu, Min-Chin | en_US |
dc.contributor.author | Kan, Kai-Zhi | en_US |
dc.contributor.author | Chien, Ta-Chun | en_US |
dc.contributor.author | Chen, Yi-Heng | en_US |
dc.contributor.author | Sze, Simon M. | en_US |
dc.date.accessioned | 2019-04-02T05:59:28Z | - |
dc.date.available | 2019-04-02T05:59:28Z | - |
dc.date.issued | 2018-08-30 | en_US |
dc.identifier.issn | 0040-6090 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1016/j.tsf.2018.05.024 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/147978 | - |
dc.description.abstract | The amorphous indium gallium zinc oxide thin-film transistors (TFTs) with a multilayer high-k gate stack are investigated in this research. In order to achieve a high quality gate insulator for plastic flexible display application, the multilayer high-k gate stacks (SiO2/TiO2/HfO2) are deposited by a low-temperature physical vapor deposition (PVD) process. On the other hands, an interfacial layer between the high-k stack and metal oxide channel is important for the device performance. The effects of interfacial layer material (SiO2 or Ga2O3) are also discussed in this report. The devices with SiO2 interfacial layer show a high on/off current ratio of similar to 7x10(7) for its low gate leakage current, a small sub-threshold swing of 0.093 V/decade and a high field-effect mobility of similar to 37.8 cm(2)/Vs for its good interface condition and low interface defeats. This research shows that the interface engineering of multilayer PVD gate stacks is necessary for oxide TFT fabrication. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Indium-gallium-zinc-oxide | en_US |
dc.subject | Thin-film transistors | en_US |
dc.subject | Multilayer high-k | en_US |
dc.subject | Low temperature process | en_US |
dc.subject | Interfacial layer engineering | en_US |
dc.title | Effect of interfacial layer on device performance of metal oxide thin-film transistor with a multilayer high-k gate stack | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1016/j.tsf.2018.05.024 | en_US |
dc.identifier.journal | THIN SOLID FILMS | en_US |
dc.citation.volume | 660 | en_US |
dc.citation.spage | 578 | en_US |
dc.citation.epage | 584 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | 光電工程學系 | zh_TW |
dc.contributor.department | 光電工程研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.contributor.department | Department of Photonics | en_US |
dc.contributor.department | Institute of EO Enginerring | en_US |
dc.identifier.wosnumber | WOS:000441177500077 | en_US |
dc.citation.woscount | 1 | en_US |
顯示於類別: | 期刊論文 |