標題: High Mobilities in Layered InSe Transistors with Indium-Encapsulation-Induced Surface Charge Doping
作者: Li, Mengjiao
Lin, Che-Yi
Yang, Shih-Hsien
Chang, Yuan-Ming
Chang, Jen-Kuei
Yang, Feng-Shou
Zhong, Chaorong
Jian, Wen-Bin
Lien, Chen-Hsin
Ho, Ching-Hwa
Liu, Heng-Jui
Huang, Rong
Li, Wenwu
Lin, Yen-Fu
Chu, Junhao
電子物理學系
Department of Electrophysics
關鍵字: 2D electronics;InSe transistors;logic circuits;low-frequency noise;surface charge transfer doping
公開日期: 2-十一月-2018
摘要: Tunability and stability in the electrical properties of 2D semiconductors pave the way for their practical applications in logic devices. A robust layered indium selenide (InSe) field-effect transistor (FET) with superior controlled stability is demonstrated by depositing an indium (In) doping layer. The optimized InSe FETs deliver an unprecedented high electron mobility up to 3700 cm(2) V-1 s(-1) at room temperature, which can be retained with 60% after 1 month. Further insight into the evolution of the position of the Fermi level and the microscopic device structure with different In thicknesses demonstrates an enhanced electron-doping behavior at the In/InSe interface. Furthermore, the contact resistance is also improved through the In insertion between InSe and Au electrodes, which coincides with the analysis of the low-frequency noise. The carrier fluctuation is attributed to the dominance of the phonon scattering events, which agrees with the observation of the temperature-dependent mobility. Finally, the flexible functionalities of the logic-circuit applications, for instance, inverter and not-and (NAND)/not-or (NOR) gates, are determined with these surface-doping InSe FETs, which establish a paradigm for 2D-based materials to overcome the bottleneck in the development of electronic devices.
URI: http://dx.doi.org/10.1002/adma.201803690
http://hdl.handle.net/11536/148469
ISSN: 0935-9648
DOI: 10.1002/adma.201803690
期刊: ADVANCED MATERIALS
Volume: 30
顯示於類別:期刊論文