標題: | iTimerM: A Compact and Accurate Timing Macro Model for Efficient Hierarchical Timing Analysis |
作者: | Lee, Pei-Yu Jiang, Iris Hui-Ru 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | Hierarchical timing analysis;timing macro modeling;extracted timing model;interface logic model |
公開日期: | 1-七月-2018 |
摘要: | As designs continue to grow in size and complexity, EDA paradigm shifts from flat to hierarchical timing analysis. In this article, we present compact and accurate timing macro modeling, which is the key to efficient and accurate hierarchical timing analysis. Our goal is to contain only a minimal amount of interface logic in our timing macro model. The main idea is to separate the interface logic into variant and constant timing regions. Then, the variant timing region is reserved for accuracy, while the constant timing region is reduced for compactness. For reducing the constant timing region, we propose anchor pin insertion and deletion by generalizing existing timing graph reduction techniques. Furthermore, we devise a lookup table index selection technique to achieve high model accuracy over the possible operating condition range. Compared with two common models used in industry, extracted timing model and interface logic model, our model has high model accuracy and small model size. Based on the TAU 2016 and 2017 timing macro modeling contest benchmark suites, our results show that our algorithm delivers superior efficiency and accuracy: Hierarchical timing analysis using our model can significantly reduce runtime and memory compared with flat timing analysis on the original design. Moreover, our algorithm outperforms TAU 2016 and 2017 contest winners in model accuracy, model size, model generation performance, and model usage performance. |
URI: | http://dx.doi.org/10.1145/3149818 http://hdl.handle.net/11536/148727 |
ISSN: | 1084-4309 |
DOI: | 10.1145/3149818 |
期刊: | ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS |
Volume: | 23 |
顯示於類別: | 期刊論文 |