完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Lun-Jyunen_US
dc.contributor.authorWu, Yung-Chunen_US
dc.contributor.authorChiang, Ji-Hongen_US
dc.contributor.authorHung, Min-Fengen_US
dc.contributor.authorChang, Chin-Weien_US
dc.contributor.authorSu, Po-Wenen_US
dc.date.accessioned2019-04-02T05:58:46Z-
dc.date.available2019-04-02T05:58:46Z-
dc.date.issued2011-03-01en_US
dc.identifier.issn1536-125Xen_US
dc.identifier.urihttp://dx.doi.org/10.1109/TNANO.2009.2038479en_US
dc.identifier.urihttp://hdl.handle.net/11536/150305-
dc.description.abstractThis work demonstrates the feasibility of a polycrystalline silicon thin-film transistor (poly-Si TFTs) nonvolatile memory (NVM) that utilizes a Pi-shaped gate (Pi-gate) and multiple nanowire channels with a HfO2 charge-trapping layer. The TFT NVM with the Pi-gate nanowires (NWs) structure has a higher program/erase (P/E) efficiency than that of the conventional single-channel TFT NVM; the memory window can achieve 2.3 V, only needs a programming time of 1 mu s. This high P/E efficiency follows from the improved gate control of the Pi-gate structure. A Pigate NWs poly-Si TFT NVM with a Si3N4 charge-trapping layer was also fabricated. Since HfO2 has a deeper conduction band than Si3N4, the device with the HfO2 charge-trapping layer has a higher programming efficiency and the better retention characteristics than that with the Si3N4 charge-trapping layer. Additionally, the high programming efficiency allows the device with the HfO2 charge-trapping layer to undergo more P/E cycles than that with the Si3N4 charge-trapping layer.en_US
dc.language.isoen_USen_US
dc.subjectHafnium Oxide (HfO2)en_US
dc.subjectnanowireen_US
dc.subjectnonvolatile memory (NVM)en_US
dc.subjectpi-gateen_US
dc.subjectpolycrystalline silicon (poly-Si)en_US
dc.subjectthin-film transistor (TFT)en_US
dc.titleComprehensive Study of Pi-Gate Nanowires Poly-Si TFT Nonvolatile Memory With an HfO2 Charge Trapping Layeren_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TNANO.2009.2038479en_US
dc.identifier.journalIEEE TRANSACTIONS ON NANOTECHNOLOGYen_US
dc.citation.volume10en_US
dc.citation.spage260en_US
dc.citation.epage265en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.identifier.wosnumberWOS:000290537500010en_US
dc.citation.woscount10en_US
顯示於類別:期刊論文