完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Yi-Chungen_US
dc.contributor.authorTsai, Chung-Hanen_US
dc.contributor.authorHsieh, Zong-Hanen_US
dc.contributor.authorFang, Wai-Chien_US
dc.date.accessioned2019-04-02T06:04:37Z-
dc.date.available2019-04-02T06:04:37Z-
dc.date.issued2013-01-01en_US
dc.identifier.urihttp://hdl.handle.net/11536/150605-
dc.description.abstractThis paper proposes an extendable front-end readout chip (EFRC) for electroencephalography (EEG) measurements. An EFRC is developed for EEG measurement with features including low power consumption, a high signal-to-noise ratio, and highly efficient chip area usage. A chopper-stabilized differential difference amplifier (CHDDA) is used in the first stage to amplify signals and then during another adjustable amplification stage and filter are used to process biomedical signals. A 10-bit successive approximation register analog-to-digital converter (SAR-ADC) then links to the back-end for digital signal processing. In the last stage, shift-register pairs are used to transmit data to the next chip and receive data from the previous chip. The shift register design allows the number of channels to be extended. A TSMC 0.18 um CMOS process is used to design the EFRC and it operates with a 1.8 V supply voltage. The results shows that the total power consumption for the EFRC chip is approximately 80.268 uW and the chip area is approximately 944 x 863 um(2).en_US
dc.language.isoen_USen_US
dc.titleA Novel Readout Chip with Extendability for Multi-Channel EEG Measurementen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2013 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE)en_US
dc.citation.spage236en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000318797800106en_US
dc.citation.woscount2en_US
顯示於類別:會議論文