完整後設資料紀錄
DC 欄位語言
dc.contributor.authorAliolaguirre, Federico A.en_US
dc.contributor.authorKeri, Ming-Douen_US
dc.date.accessioned2019-04-02T06:04:21Z-
dc.date.available2019-04-02T06:04:21Z-
dc.date.issued2013-01-01en_US
dc.identifier.issn0271-4302en_US
dc.identifier.urihttp://hdl.handle.net/11536/150628-
dc.description.abstractA new power-rail ESD clamp circuit is proposed and verified with consideration of the gate leakage issue in 65-nm CMOS technology. The proposed circuit can reduce the total leakage current of the traditional power-rail ESD clamp circuit in two orders of magnitude. Moreover, the proposed circuit reduces the required silicon area by boosting the capacitor with a current mirror. The measured leakage current of the proposed powerrail ESD clamp circuit is 220nA (VDD = 1V, T= 25 degrees C), much lower than the 20.55 mu A of the traditional design. In addition, the required area for the proposed design is 50 mu m x 30 mu m, which is a 40% reduction in silicon area to the traditional one, that can sustain the HBM (MM) ESD stress of 3.5kV (250V).en_US
dc.language.isoen_USen_US
dc.titleLow-Leakage Power-Rail ESD Clamp Circuit With Gated Current Mirror in a 65-nm CMOS Technologyen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS)en_US
dc.citation.spage2638en_US
dc.citation.epage2641en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000332006802212en_US
dc.citation.woscount0en_US
顯示於類別:會議論文