完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Aliolaguirre, Federico A. | en_US |
dc.contributor.author | Keri, Ming-Dou | en_US |
dc.date.accessioned | 2019-04-02T06:04:21Z | - |
dc.date.available | 2019-04-02T06:04:21Z | - |
dc.date.issued | 2013-01-01 | en_US |
dc.identifier.issn | 0271-4302 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/150628 | - |
dc.description.abstract | A new power-rail ESD clamp circuit is proposed and verified with consideration of the gate leakage issue in 65-nm CMOS technology. The proposed circuit can reduce the total leakage current of the traditional power-rail ESD clamp circuit in two orders of magnitude. Moreover, the proposed circuit reduces the required silicon area by boosting the capacitor with a current mirror. The measured leakage current of the proposed powerrail ESD clamp circuit is 220nA (VDD = 1V, T= 25 degrees C), much lower than the 20.55 mu A of the traditional design. In addition, the required area for the proposed design is 50 mu m x 30 mu m, which is a 40% reduction in silicon area to the traditional one, that can sustain the HBM (MM) ESD stress of 3.5kV (250V). | en_US |
dc.language.iso | en_US | en_US |
dc.title | Low-Leakage Power-Rail ESD Clamp Circuit With Gated Current Mirror in a 65-nm CMOS Technology | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) | en_US |
dc.citation.spage | 2638 | en_US |
dc.citation.epage | 2641 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000332006802212 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |