完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lin, MC | en_US |
dc.contributor.author | Dung, LR | en_US |
dc.date.accessioned | 2019-04-02T06:04:41Z | - |
dc.date.available | 2019-04-02T06:04:41Z | - |
dc.date.issued | 2004-01-01 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/150669 | - |
dc.description.abstract | This paper presents a novel implementation of rank-order filtering using maskable memory. Based on a bit-serial rank-order filtering algorithm the proposed design uses a special-defined memory, called parallel maskable memory (PMM) to realize major operations of rank-order filtering, polarization and update. Using the memory-orient architecture, the proposed rank-order filter can. benefit from high flexibility, low cost and high speed. PMM has features of bit-sliced read, partial write, and pipelined datapath. Bit-sliced read and partial write are driven by maskable registers. The maskable registers allows PMM to configure operating bits. The bit-sliced read with a polarization selector allows PMM to perform polar determination while the partial write helps next-bit update. Recursively combining the bit-sliced read and partial write, PMM can effectively realizes rank-order filtering in terms of cost and speed. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A maskable memory architecture for rank-order filtering | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY | en_US |
dc.citation.spage | 453 | en_US |
dc.citation.epage | 456 | en_US |
dc.contributor.department | 電控工程研究所 | zh_TW |
dc.contributor.department | Institute of Electrical and Control Engineering | en_US |
dc.identifier.wosnumber | WOS:000227668700114 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |