完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chan, Ching-Da | en_US |
dc.contributor.author | Liu, Wei-Chang | en_US |
dc.contributor.author | Yang, Chia-Hsiang | en_US |
dc.contributor.author | Jou, Shyh-Jye | en_US |
dc.date.accessioned | 2019-04-02T06:04:52Z | - |
dc.date.available | 2019-04-02T06:04:52Z | - |
dc.date.issued | 2013-01-01 | en_US |
dc.identifier.issn | 2474-2724 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/150686 | - |
dc.description.abstract | This paper presents an architectural technique to efficiently implement multi-stage additions through operand segmentation. Carry bypass is leveraged to break the dependency between the two segmented adders, reducing the delay of the critical path. This allows for power-and area-efficient hardware implementation due to the increased timing margin for architectural transformations at the cost of one extra clock cycle. Compared to existing segmented-adders, the proposed architecture has the least hardware overhead with near execution time. An accumulator and a 16-tap FIR filter are used to demonstrate the delay, power, and area improvements of the proposed technique. The synthesis results show that the delay is improved by up to 42% and 28.1%. Gi ven the same timing constraint, the adder area is reduced by 27.4% and 12.4%. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Power and Area Reduction in Multi-Stage Addition Using Operand Segmentation | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT) | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000393052900082 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |