完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChan, Ching-Daen_US
dc.contributor.authorLiu, Wei-Changen_US
dc.contributor.authorYang, Chia-Hsiangen_US
dc.contributor.authorJou, Shyh-Jyeen_US
dc.date.accessioned2019-04-02T06:04:52Z-
dc.date.available2019-04-02T06:04:52Z-
dc.date.issued2013-01-01en_US
dc.identifier.issn2474-2724en_US
dc.identifier.urihttp://hdl.handle.net/11536/150686-
dc.description.abstractThis paper presents an architectural technique to efficiently implement multi-stage additions through operand segmentation. Carry bypass is leveraged to break the dependency between the two segmented adders, reducing the delay of the critical path. This allows for power-and area-efficient hardware implementation due to the increased timing margin for architectural transformations at the cost of one extra clock cycle. Compared to existing segmented-adders, the proposed architecture has the least hardware overhead with near execution time. An accumulator and a 16-tap FIR filter are used to demonstrate the delay, power, and area improvements of the proposed technique. The synthesis results show that the delay is improved by up to 42% and 28.1%. Gi ven the same timing constraint, the adder area is reduced by 27.4% and 12.4%.en_US
dc.language.isoen_USen_US
dc.titlePower and Area Reduction in Multi-Stage Addition Using Operand Segmentationen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT)en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000393052900082en_US
dc.citation.woscount0en_US
顯示於類別:會議論文