標題: Architecture Exploration and Delay Minimization Synthesis for SET-Based Programmable Gate Arrays
作者: Wu, Chia-Cheng
Ho, Kung-Han
Huang, Juinn-Dar
Wang, Chun-Yao
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: Single-Electron Transistor (SET);SET Array Blocks (SAB);delay minimization synthesis flow
公開日期: 1-一月-2018
摘要: Power consumption has become a primary obstacle for circuit designs at present. Single-Electron Transistor (SET) at room temperature has been demonstrated as a promising device for extending Moore's law due to its low power consumption. Since, only a few electrons are involved in the switching process, the drivability of SETs is ultra-low such that the height of an SET array is limited to a small number. This paper presents a delay minimization synthesis flow that decomposes a circuit into a network of SET Array Blocks (SABs) with a fixed height and width. The experiments were conducted for different sizes of SABs over a set of benchmarks. The experimental results showed that we can have the smallest average Area Delay Product (ADP) when the height is 5 and the width is 10 of an SAB, which indicates that such size of SABs is proper to synthesize SET networks.
URI: http://dx.doi.org/10.1109/ISVLSI.2018.00055
http://hdl.handle.net/11536/150726
ISSN: 2159-3469
DOI: 10.1109/ISVLSI.2018.00055
期刊: 2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI)
起始頁: 257
結束頁: 262
顯示於類別:會議論文