完整後設資料紀錄
DC 欄位語言
dc.contributor.authorTsai, Chun-Jenen_US
dc.contributor.authorLin, Yan-Hungen_US
dc.date.accessioned2019-04-02T06:04:28Z-
dc.date.available2019-04-02T06:04:28Z-
dc.date.issued2018-01-01en_US
dc.identifier.issn0271-4302en_US
dc.identifier.urihttp://hdl.handle.net/11536/150862-
dc.description.abstractThis paper presents the design and implementation of a hardwired thread scheduler circuit with multi-level priority queues for a four-core Java application processor. A hardwired thread scheduler is much more efficient than the software thread scheduler in a software OS kernel, such as Linux. Since the hardware scheduler can operate in parallel with the processor cores, complex scheduling decisions can be made while the processor cores are running applications. In addition, single-cycle context-switching is possible and no processor core has to waste time running the scheduler. Full-system implementation of a four-core Java processor with the hardware scheduler has been verified using a Xiliox Kintex-7 FPGA device. Performance evaluations show that the proposed system scales up very well and is promising for deeply-embedded multi-thread applications such as the automatic driver assistance systems or the drones.en_US
dc.language.isoen_USen_US
dc.subjectmulti-core processoren_US
dc.subjectmulti-level priority-queue scheduleren_US
dc.subjectSoCen_US
dc.subjectembedded computingen_US
dc.subjecthardwired OS kernelen_US
dc.titleA Hardwired Priority-Queue Scheduler for a Four-Core Java SoCen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS)en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000451218701033en_US
dc.citation.woscount0en_US
顯示於類別:會議論文