完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Sung, P. -J. | en_US |
dc.contributor.author | Chang, C. -Y. | en_US |
dc.contributor.author | Chen, L. -Y. | en_US |
dc.contributor.author | Kao, K. -H. | en_US |
dc.contributor.author | Su, C. -J. | en_US |
dc.contributor.author | Liao, T. -H. | en_US |
dc.contributor.author | Fang, C. -C. | en_US |
dc.contributor.author | Wang, C. -J. | en_US |
dc.contributor.author | Hong, T. -C. | en_US |
dc.contributor.author | Jao, C. -Y. | en_US |
dc.contributor.author | Hsu, H. -S. | en_US |
dc.contributor.author | Luo, S. -X. | en_US |
dc.contributor.author | Wang, Y. -S. | en_US |
dc.contributor.author | Huang, H. -F. | en_US |
dc.contributor.author | Li, J. -H. | en_US |
dc.contributor.author | Huang, Y. -C. | en_US |
dc.contributor.author | Hsueh, F. -K. | en_US |
dc.contributor.author | Wu, C. -T. | en_US |
dc.contributor.author | Huang, Y. -M. | en_US |
dc.contributor.author | Hou, F. -J. | en_US |
dc.contributor.author | Luo, G. -L. | en_US |
dc.contributor.author | Huang, Y. -C. | en_US |
dc.contributor.author | Shen, Y. -L. | en_US |
dc.contributor.author | Ma, W. C. -Y. | en_US |
dc.contributor.author | Huang, K. -P. | en_US |
dc.contributor.author | Lin, K. -L. | en_US |
dc.contributor.author | Samukawa, S. | en_US |
dc.contributor.author | Li, Y. | en_US |
dc.contributor.author | Huang, G. -W | en_US |
dc.contributor.author | Lee, Y. -J. | en_US |
dc.contributor.author | Li, J. -Y. | en_US |
dc.contributor.author | Wu, W. -F. | en_US |
dc.contributor.author | Shieh, J. -M. | en_US |
dc.contributor.author | Chao, T. -S. | en_US |
dc.contributor.author | Yeh, W. -K. | en_US |
dc.contributor.author | Wang, Y. -H. | en_US |
dc.date.accessioned | 2019-04-02T06:04:37Z | - |
dc.date.available | 2019-04-02T06:04:37Z | - |
dc.date.issued | 2018-01-01 | en_US |
dc.identifier.issn | 2380-9248 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/151103 | - |
dc.description.abstract | For the first time, CMOS inverters with different numbers of vertically stacked junctionless (JL) nanosheets (NSs) are demonstrated. All fabrication steps were below 600 degrees C, and 8-nm thick poly-Si NSs with smooth surface roughness were formed by a dry etching process. Compared to single channel devices, stacked n/p-channel FETs exhibit higher on-current with low leakage current. Furthermore, a common-gate process was performed for the fabrication of CMOS inverters. By adjusting the NS layer numbers for n/pFETs, respectively, the voltage transfer characteristics (VTCs) of the CMOS inverter can be matched much better to reduce the noise margin due to on-current matching without area penalty. This work experimentally demonstrates a new configuration of CMOS inverters on stacked NSs, which is promising for System-on-Panel (SoP) and 3D-ICs applications. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Voltage Transfer Characteristic Matching by Different Nanosheet Layer Numbers of Vertically Stacked Junctionless CMOS Inverter for SoP/3D-ICs applications | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2018 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM) | en_US |
dc.contributor.department | 電子物理學系 | zh_TW |
dc.contributor.department | 電機工程學系 | zh_TW |
dc.contributor.department | Department of Electrophysics | en_US |
dc.contributor.department | Department of Electrical and Computer Engineering | en_US |
dc.identifier.wosnumber | WOS:000459882300074 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |