完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Cong, Jason | en_US |
dc.contributor.author | Guo, Licheng | en_US |
dc.contributor.author | Huang, Po-Tsang | en_US |
dc.contributor.author | Wei, Peng | en_US |
dc.contributor.author | Yu, Tianhe | en_US |
dc.date.accessioned | 2019-04-02T06:04:41Z | - |
dc.date.available | 2019-04-02T06:04:41Z | - |
dc.date.issued | 2018-01-01 | en_US |
dc.identifier.issn | 1946-1488 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/FPL.2018.00042 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/151118 | - |
dc.description.abstract | Next-generation sequencing motivates the research of FPGA acceleration for genome sequencing algorithms. The recently developed quadratic-time SMEM seeding algorithm becomes a time-consuming computation kernel in genome sequencing, but it has not been well studied. The fundamental challenge of accelerating the SMEM algorithm is to handle its large volume of random memory accesses. While the state-of-the-art SMEM accelerator attempts sacrifices the performance of individual processing elements to maximize the task-level parallelism, this methodology suffers a serious resource under utilization issue. Therefore, we propose SMEM++, a pipelined and time-multiplexed FPGA accelerator for SMEM algorithm. SMEM++ adopts the canonical non-blocking pipeline methodology and implements a fully pipelined accelerator with initiation interval equal to one. Moreover, we design a communication interface adapter to make the accelerator compatible to the target platform interface and increase its portability. Experiments on the Intel HARPv2 platform show that SMEM++ outperforms the original software by 24x, and outperforms the state-of-the-art SMEM accelerator design by 6.3x, with 43% less logic resource usage. | en_US |
dc.language.iso | en_US | en_US |
dc.title | SMEM plus plus : A Pipelined and Time-Multiplexed SMEM Seeding Accelerator for Genome Sequencing | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.doi | 10.1109/FPL.2018.00042 | en_US |
dc.identifier.journal | 2018 28TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS (FPL) | en_US |
dc.citation.spage | 210 | en_US |
dc.citation.epage | 214 | en_US |
dc.contributor.department | 交大名義發表 | zh_TW |
dc.contributor.department | National Chiao Tung University | en_US |
dc.identifier.wosnumber | WOS:000460538500035 | en_US |
dc.citation.woscount | 0 | en_US |
顯示於類別: | 會議論文 |