完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLiao, Jhen-Yuen_US
dc.contributor.authorChen, Hung-Chien_US
dc.date.accessioned2014-12-08T15:21:19Z-
dc.date.available2014-12-08T15:21:19Z-
dc.date.issued2011en_US
dc.identifier.isbn978-1-4577-0541-0en_US
dc.identifier.urihttp://hdl.handle.net/11536/15136-
dc.description.abstractCompared with the conventional single-switch single-capacitor switching-mode rectifier (SMR), two-switch two-capacitor three-level boost-type SMR has advantage of low voltage stress, low current ripple and low switching loss. Due to the capacitor in series, the balance between two capacitor voltage is necessary. In order to obtain PFC function and keep the balance between capacitor voltages, additional voltage balancing loop is included into the conventional multiloop control to generate the two switching signals in the literature. But the complexity is the main disadvantages. In this paper, conventional multiloop with common interleaved control is proposed to generate the two switching signal without voltage balancing loop and without sensing any capacitor voltage. The proposed multiloop interleaved control is digitally implemented in a FPGA-based system. From the provided simulated and the experimental result, the PFC function is obtained and the capacitor voltage are equal to each other. It shows that the proposed multiloop interleaved control operates stably.en_US
dc.language.isoen_USen_US
dc.titleMultiloop Interleaved Control for Two-Switch Two-Capacitor Three-level SMR without Capacitor Voltage Balancing Loopen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2011 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE)en_US
dc.citation.spage3766en_US
dc.citation.epage3772en_US
dc.contributor.department電機工程學系zh_TW
dc.contributor.departmentDepartment of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000297545904058-
顯示於類別:會議論文